# MVME2100 Single Board Computer

# **Installation and Use**

V2100A/IH2

July 2001 Edition

### © Copyright 2001 Motorola, Inc.

### All rights reserved.

#### Printed in the United States of America.

Motorola and the Motorola symbol are registered trademarks of Motorola, Inc.

PowerPC and the PowerPC logo are registered trademarks of International Business Machines Corporation and are used by Motorola, Inc. under license from International Business Machines Corporation.

PC•MIP is a trademark of SBS GreenSpring Modular I/O, Inc.

I<sup>2</sup>C is a registered trademark of Philips Semiconductors

All other products mentioned in this document are trademarks or registered trademarks of their respective holders.

# **Safety Summary**

The following general safety precautions must be observed during all phases of operation, service, and repair of this equipment. Failure to comply with these precautions or with specific warnings elsewhere in this manual could result in personal injury or damage to the equipment.

The safety precautions listed below represent warnings of certain dangers of which Motorola is aware. You, as the user of the product, should follow these warnings and all other safety precautions necessary for the safe operation of the equipment in your operating environment.

#### Ground the Instrument.

To minimize shock hazard, the equipment chassis and enclosure must be connected to an electrical ground. If the equipment is supplied with a three-conductor AC power cable, the power cable must be plugged into an approved three-contact electrical outlet, with the grounding wire (green/yellow) reliably connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet International Electrotechnical Commission (IEC) safety standards and local electrical regulatory codes.

#### Do Not Operate in an Explosive Atmosphere.

Do not operate the equipment in any explosive atmosphere such as in the presence of flammable gases or fumes. Operation of any electrical equipment in such an environment could result in an explosion and cause injury or damage.

#### **Keep Away From Live Circuits Inside the Equipment.**

Operating personnel must not remove equipment covers. Only Factory Authorized Service Personnel or other qualified service personnel may remove equipment covers for internal subassembly or component replacement or any internal adjustment. Service personnel should not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, such personnel should always disconnect power and discharge circuits before touching components.

#### Use Caution When Exposing or Handling a CRT.

Breakage of a Cathode-Ray Tube (CRT) causes a high-velocity scattering of glass fragments (implosion). To prevent CRT implosion, do not handle the CRT and avoid rough handling or jarring of the equipment. Handling of a CRT should be done only by qualified service personnel using approved safety mask and gloves.

### Do Not Substitute Parts or Modify Equipment.

Do not install substitute parts or perform any unauthorized modification of the equipment. Contact your local Motorola representative for service and repair to ensure that all safety features are maintained.

### **Observe Warnings in Manual.**

Warnings, such as the example below, precede potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed. You should also employ all other safety precautions which you deem necessary for the operation of the equipment in your operating environment.



To prevent serious injury or death from dangerous voltages, use extreme caution when handling, testing, and adjusting this equipment and its components.

### **Flammability**

All Motorola PWBs (printed wiring boards) are manufactured with a flammability rating of 94V-0 by UL-recognized manufacturers.

#### **EMI Caution**



This equipment generates, uses and can radiate electromagnetic energy. It may cause or be susceptible to electromagnetic interference (EMI) if not installed and used with adequate EMI protection.

### **Lithium Battery Caution**

This product contains a lithium battery to power the clock and calendar circuitry.



Danger of explosion if battery is replaced incorrectly. Replace battery only with the same or equivalent type recommended by the equipment manufacturer. Dispose of used batteries according to the manufacturer's instructions.



Il y a danger d'explosion s'il y a remplacement incorrect de la batterie. Remplacer uniquement avec une batterie du même type ou d'un type équivalent recommandé par le constructeur. Mettre au rebut les batteries usagées conformément aux instructions du fabricant.



Explosionsgefahr bei unsachgemäßem Austausch der Batterie. Ersatz nur durch denselben oder einen vom Hersteller empfohlenen Typ. Entsorgung gebrauchter Batterien nach Angaben des Herstellers.

### **CE Notice (European Community)**

Motorola Computer Group products with the CE marking comply with the EMC Directive (89/336/EEC). Compliance with this directive implies conformity to the following European Norms:

EN55022 "Limits and Methods of Measurement of Radio Interference Characteristics of Information Technology Equipment"; this product tested to Equipment Class B

EN55024 "Information technology equipment—Immunity characteristics—Limits and methods of measurement"

Board products are tested in a representative system to show compliance with the above mentioned requirements. A proper installation in a CE-marked system will maintain the required EMC/safety performance.

In accordance with European Community directives, a "Declaration of Conformity" has been made and is available on request. Please contact your sales representative.

#### **Notice**

While reasonable efforts have been made to assure the accuracy of this document, Motorola, Inc. assumes no liability resulting from any omissions in this document, or from the use of the information obtained therein. Motorola reserves the right to revise this document and to make changes from time to time in the content hereof without obligation of Motorola to notify any person of such revision or changes.

Electronic versions of this material may be read online, downloaded for personal use, or referenced in another document as a URL to the Motorola Computer Group website. The text itself may not be published commercially in print or electronic form, edited, translated, or otherwise altered without the permission of Motorola, Inc.

It is possible that this publication may contain reference to or information about Motorola products (machines and programs), programming, or services that are not available in your country. Such references or information must not be construed to mean that Motorola intends to announce such Motorola products, programming, or services in your country.

## **Limited and Restricted Rights Legend**

If the documentation contained herein is supplied, directly or indirectly, to the U.S. Government, the following notice shall apply unless otherwise agreed to in writing by Motorola, Inc.

Use, duplication, or disclosure by the Government is subject to restrictions as set forth in subparagraph (b)(3) of the Rights in Technical Data clause at DFARS 252.227-7013 (Nov. 1995) and of the Rights in Noncommercial Computer Software and Documentation clause at DFARS 252.227-7014 (Jun. 1995).

Motorola, Inc. Computer Group 2900 South Diablo Way Tempe, Arizona 85282

# **Contents**

| About This Manual                                   |       |
|-----------------------------------------------------|-------|
| Summary of Changes                                  | xvi   |
| Overview of Contents                                | xvi   |
| Comments and Suggestions                            | xvii  |
| Conventions Used in This Manual                     | xviii |
| Terminology                                         | xviii |
| CHAPTER 1 Preparation and Installation              |       |
| Introduction                                        | 1-1   |
| PMCspan Expansion Mezzanine                         | 1-2   |
| PCI Mezzanine Cards (PMCs)                          | 1-2   |
| PC•MIP Expansion                                    | 1-2   |
| VME System Enclosure                                |       |
| System Console Terminal                             |       |
| Unpacking the MVME2100 Hardware                     | 1-4   |
| Preparing the MVME2100 Hardware                     | 1-4   |
| MVME2100 Configuration Settings                     |       |
| Setting Flash Memory Bank A/Bank B Header (J9) (Pin |       |
| Setting System Controller Selection Header (J2)     |       |
| PMCs                                                |       |
| PMCspan                                             |       |
| System Console Terminal                             |       |
| Installing the MVME2100 Hardware                    |       |
| ESD Precautions                                     |       |
| PMCs & PC•MIPs                                      |       |
| Primary PMCspan                                     |       |
| Secondary PMCspan                                   |       |
| MVME2100 System Installation                        |       |
| Installation Considerations                         | 1-19  |
| CHAPTER 2 Operating Instructions                    |       |
| Introduction                                        | 2-1   |
| Applying Power                                      | 2-1   |
| MVME2100 User Interface Devices                     | 2-3   |

| Switches                                       | 2-3 |
|------------------------------------------------|-----|
| ABT (S1)                                       | 2-3 |
| RST (S2)                                       | 2-4 |
| BFL (DS1)                                      | 2-4 |
| SYS (DS2)                                      | 2-4 |
| RUN (DS3)                                      | 2-4 |
| 10/100 BASE T Port                             | 2-4 |
| DEBUG Port                                     | 2-4 |
| Jumper Settings                                | 2-6 |
| I/O Expansion Cards                            | 2-7 |
| PCI Mezzanine Card                             | 2-7 |
| TYPE II PC-MIP                                 | 2-7 |
| CHAPTER 3 Functional Description  Introduction | 2 1 |
|                                                |     |
| Functional Description                         |     |
| Processor                                      |     |
| PCI Host Bridge/Memory Controller              |     |
| PCI level Pro                                  |     |
| PCI Local Bus                                  |     |
| Interrupt Controller                           |     |
| I2O Message Unit                               |     |
| Direct Memory Access (DMA)                     |     |
| Timers                                         |     |
| System Clock Generator                         |     |
| Flash Memory                                   |     |
| System Memory                                  |     |
| Ethernet Interface                             |     |
| Asynchronous Serial Port                       |     |
| VMEbus Interface                               |     |
| PCI Mezzanine Card Slot                        |     |
| PC•MIP Type I Mezzanine Card Slots             |     |
| PC•MIP Type II Mezzanine Card Slots            |     |
| PCI/PMC Expansion Capability                   |     |
| Real-Time Clock & NVRAM                        |     |
| CHAPTER 4 PPCBug Firmware                      |     |
| <b>U</b>                                       |     |
| PPCBug Overview                                | 4-1 |

| PPCBug Basics                              | 4-1  |
|--------------------------------------------|------|
| Memory Requirements                        | 4-3  |
| PPCBug Implementation                      | 4-3  |
| MPU, Hardware, and Firmware Initialization | 4-3  |
| Using PPCBug                               | 4-5  |
| Debugger Commands                          | 4-6  |
| Diagnostic Tests                           | 4-11 |
| CHAPTER 5 Modifying the Environment        |      |
| Overview                                   | 5-1  |
| CNFG - Configure Board Information Block   | 5-2  |
| ENV - Set Environment                      | 5-3  |
| Configuring the PPCBug Parameters          | 5-3  |
| LED/Serial Startup Diagnostic Codes        |      |
| Configuring the VMEbus Interface           |      |
| Firmware Command Buffer                    |      |
| APPENDIX A Related Documentation           |      |
| Motorola Computer Group Documents          | A-1  |
| Manufacturers' Documents                   | A-2  |
| Related Specifications                     | A-5  |
| APPENDIX B Specifications                  |      |
| Specifications                             | B-1  |
| Mechanical Characteristics                 | B-1  |
| Electrical Characteristics                 | B-1  |
| Environmental Characteristics              | B-2  |
| EMC Compliance                             | B-3  |
| Thermal Validation                         | B-4  |
| Thermally Significant Components           | B-4  |
| Component Temperature Measurement          | B-8  |
| Preparation                                | B-8  |
| Measuring Junction Temperature             |      |
| Measuring Case Temperature                 |      |
| Measuring Local Air Temperature            | B-11 |

# **APPENDIX C** Connector Pin Assignments

| Introduction                                      | C-1  |
|---------------------------------------------------|------|
| VMEbus Connectors                                 | C-1  |
| PC•MIP PCI Interface Connectors                   | C-3  |
| PC•MIP User Defined I/O Connectors                | C-5  |
| PCI Mezzanine Card (PMC) PCI Interface Connectors | C-6  |
| PMC User Defined I/O Connector                    | C-8  |
| PCI Expansion Connector                           | C-10 |
| 10BaseT/100BaseTx Connector                       |      |
| Asynchronous Serial Port Connector                | C-13 |
| Two-Wire Serial Interface Header                  | C-14 |
| APPENDIX D Troubleshooting                        |      |
| Solving Startup Problems                          | D-1  |

# **List of Figures**

| Figure 1-1. MVME2100 Layout                                        | 1-7     |
|--------------------------------------------------------------------|---------|
| Figure 1-2. MVME2100 Installation and Removal From a VMEbus Chass  | is1-9   |
| Figure 1-3. Typical Single-width PMC Module Placement on an MVME2. | 1001-10 |
| Figure 1-4. Typical Type II PC•MIP Placement on an MVME2100        | 1-11    |
| Figure 1-5. PMCspan-001 Installation on an MVME2100                | 1-13    |
| Figure 1-6. PMCspan-010 Installation on a PMCspan-001/MVME2100     | 1-15    |
| Figure 2-1. System Boot-up Sequence                                | 2-2     |
| Figure 3-1. MVME2100 Block Diagram                                 | 3-3     |
| Figure 3-2. Asynchronous Serial Port Connections                   | 3-8     |
| Figure B-1. Thermally Significant Components (Primary Side)        | B-6     |
| Figure B-2. Thermally Significant Components (Secondary Side)      | В-7     |
| Figure B-3. Mounting a Thermocouple Under a Heatsink               | B-10    |
| Figure B-4. Measuring Local Air Temperature                        | B-11    |

# **List of Tables**

| Table 1-1. PMCspan Models                                   | 1-2  |
|-------------------------------------------------------------|------|
| Table 2-1. Jumper Switches and Settings                     | 2-6  |
| Table 3-1. MVME2100 Features                                |      |
| Table 4-1. Debugger Commands                                | 4-7  |
| Table 4-2. Diagnostic Test Groups                           |      |
| Table A-1. Motorola Computer Group Documents                | A-1  |
| Table A-2. Manufacturers' Documents                         |      |
| Table A-3. Related Specifications                           | A-5  |
| Table B-1. Power Requirements for the MVME2100              | B-1  |
| Table B-2. MVME2100 Environmental Specifications            |      |
| Table B-3. Thermally Significant Components                 | B-5  |
| Table C-1. P2 Connector Pin Assignment                      |      |
| Table C-2. PC•MIP P1/P2 Pin Assignments                     | C-3  |
| Table C-3. PC•MIP Slot 2 User Defined I/O Connector P3      |      |
| Pin Assignments                                             |      |
| Table C-4. PMC Connector J11/J12 Pin Assignments            | C-6  |
| Table C-5. PMC User Defined I/O Connector J14               |      |
| Pin Assignments                                             | C-8  |
| Table C-6. PCI Expansion Connector Pin Assignments          | C-10 |
| Table C-7. 10BaseT/100BaseTx Connector Pin Assignments      | C-13 |
| Table C-8. Asynchronous Serial Connector Pin Assignments    | C-13 |
| Table C-9. Two-Wire Serial Interface Header Pin Assignments | C-14 |
| Table D-1. Troubleshooting Problems                         | D-1  |

# **About This Manual**

The MVME2100 Single Board Computer Installation and Use provides the information you will need to install and configure your MVME2100 Single Board Computer. It provides specific preparation and installation information and data applicable to the board.

As of the printing date of this manual, the MVME2100 is available in the configurations shown below.

| Model      | MPC                | Memory                          | Handles                         |
|------------|--------------------|---------------------------------|---------------------------------|
| MVME2101-1 | MPC8240<br>@200MHz | 32MB SDRAM<br>5 MB Flash Memory | VME Scanbe                      |
| MVME2101-3 |                    | 32MB SDRAM<br>5 MB Flash Memory | IEEE 1101<br>(Injector/Ejector) |
| MVME2112-1 | MPC8240<br>@250MHz | 64MB SDRAM<br>9 MB Flash Memory | VME Scanbe                      |
| MVME2112-3 |                    | 64MB SDRAM<br>9 MB Flash Memory | IEEE 1101<br>(Injector/Ejector) |

#### **Related Products**

| Part Number  | Description                                                                                                                                                                            |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMCSPAN-001  | Primary PCI expansion, mates directly to the MVME2100 providing slots for either two single-wide or one double-wide IEEE P1386.1 compatible front panel with injector/ejector handles. |
| PMCSPAN1-001 | PMCSPAN-001 with original VME Scanbe front panel and handles.                                                                                                                          |
| PMCSPAN-010  | Secondary PCI expansion; plugs directly into PMCSPAN-001 providing two additional PMC slots.                                                                                           |
| PMCSPAN1-010 | PMCSPAN-010 with original VME Scanbe front panel and handles.                                                                                                                          |
| MPMCxxxx     | Motorola's family of PMC modules; ask your sales representative for details.                                                                                                           |

# **Summary of Changes**

The following changes were made for the 2nd revision of this manual.

| Date    | Doc. Rev   | Changes                                                                                                                                                                                                                                                                                                        |
|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07/2001 | V2100A/IH2 | A correction was made on page 1-5 to change the explanation of the jumper settings for Flash Bank A and B. Flash Bank B (0) is the factory setting.  Appendix B, Specifications, was also updated.  Other corrections were made throughout the manual. This section titled "About this Manual" was also added. |

# **Overview of Contents**

The following paragraphs briefly describe the contents of each chapter.

Chapter 1, *Preparation and Installation*, provides a description of the MVME2100 and its main integrated PMC and PC•MIP boards. The remainder of the chapter includes an explanation of the installation procedure, including preparation and jumper setting information.

Chapter 2, *Operating Instructions*, provides a description of the operational functions of the MVME2100 including tips on applying power, a description of the switch settings, the status indicators, standard jumper settings, I/O expansion and PMCspan slots.

Chapter 3, *Functional Description*, provides an explanation of the functional components on the MVME2100. The chapter includes a listing of the MVME2100 features and a block diagram. The remainder of the chapter includes specific descriptions of each functional element on the board and a description of its functional characteristics.

Chapter 4, *PPCBug Firmware*, describes the PPCBug debugger and diagnostics firmware including a listing of the initialization sequence, a brief explanation of how to use PPCBug and a description of the standard list of debugger and diagnostic commands.

Chapter 5, *Modifying the Environment*, describes how to change certain parameters of the MVME2100 board by using the CNFG and ENV commands of the PPCBug firmware.

Appendix A, *Related Documentation*, provides a listing of other Motorola documents related to the MVME2100, as well as manufacturer's documents dealing with specific components on the board. It also provides a section on related industry specifications.

Appendix B, *Specifications*, provides the standard specifications for the MVME2100.

Appendix C, *Connector Pin Assignments*, provides the connector pin assignments for all related connectors associated with the MVME2100.

Appendix D, *Troubleshooting*, provides a brief explanation of the possible resolutions for basic error conditions.

# **Comments and Suggestions**

Motorola welcomes and appreciates your comments on its documentation. We want to know what you think about our manuals and how we can make them better. Mail comments to:

Motorola Computer Group Reader Comments DW164 2900 S. Diablo Way Tempe, Arizona 85282

You can also submit comments to the following e-mail address: reader-comments@mcg.mot.com

In all your correspondence, please list your name, position, and company. Be sure to include the title and part number of the manual and tell how you used it. Then tell us your feelings about its strengths and weaknesses and any recommendations for improvements.

# **Conventions Used in This Manual**

The following typographical conventions are used in this document:

#### hold

is used for user input that you type just as it appears; it is also used for commands, options and arguments to commands, and names of programs, directories and files.

#### italic

is used for names of variables to which you assign values. Italic is also used for comments in screen displays and examples, and to introduce new terms.

#### courier

is used for system output (for example, screen displays, reports), examples, and system prompts.

#### <Enter>, <Return> or <CR>

<CR> represents the carriage return or Enter key.

#### **CTRL**

represents the Control key. Execute control characters by pressing the Ctrl key and the letter simultaneously, for example, **Ctrl-d**.

# **Terminology**

A character precedes a data or address parameter to specify the numeric format, as follows (if not specified, the format is hexadecimal):

0x Specifies a hexadecimal number

% Specifies a binary number

& Specifies a decimal number

An asterisk (\*) following a signal name for signals that are *level significant* denotes that the signal is *true* or valid when the signal is low.

An asterisk (\*) following a signal name for signals that are *edge significant* denotes that the actions initiated by that signal occur on high to low transition.

In this manual, *assertion* and *negation* are used to specify forcing a signal to a particular state. In particular, *assertion* and *assert* refer to a signal that is active or true; *negation* and *negate* indicate a signal that is inactive or false. These terms are used independently of the voltage level (high or low) that they represent.

Data and address sizes are defined as follows:

| Byte        | 8 bits, numbered 0 through 7, with bit 0 being the least significant.   |
|-------------|-------------------------------------------------------------------------|
| Half word   | 16 bits, numbered 0 through 15, with bit 0 being the least significant. |
| Word        | 32 bits, numbered 0 through 31, with bit 0 being the least significant. |
| Double word | 64 bits, numbered 0 through 63, with bit 0 being the least significant. |

# Introduction

This chapter provides general product information along with hardware preparation, installation, and operating instructions for the MVME2100 Single Board Computer (SBC).

**Note** Unless otherwise specified, the designation "MVME2100" refers to all models of the MVME2100-series single board computers.

The MVME2100 SBC is installed in a standard VME chassis and uses injector/ejector handles for easy installation and removal. A combination of PCI mezzanine cards (PMC) and PC Mezzaine Industry Pack (PC•MIP) I/O cards can be installed on the MVME2100. Additional capacity can be provided by adding primary and secondary PMCspan modules to the MVME2100 SBC.

Instructions for installing the PMC and PC•MIP boards are included in this chapter, as are instructions for installing the PMCspan modules and the MVME2100 into a VME chassis.

The following list of equipment may be used in an MVME2100 system:

- □ PMCspan PCI expansion mezzanine module
- ☐ Type I or II PC•MIP cards
- Peripheral Component Interconnect (PCI) Mezzanine Cards (PMC)s
- □ VME system enclosure
- □ System console terminal
- □ Disk drives (and/or other I/O) and controllers
- □ Operating system (and/or application software)

The following subsections describe some of these interconnecting modules.

1-1

# **PMCspan Expansion Mezzanine**

An optional PCI expansion mezzanine module or PMC carrier board, PMCspan, provides the capability of adding two additional PMCs. Two PMCspans can be stacked on an MVME2100, providing four additional PMC slots, for a total of five slots including the one onboard the MVME2100. The following table lists the PMCspan models that are available for use with the MVME2100.

Table 1-1. PMCspan Models

| <b>Expansion Module</b> | Description                                                                                                                                               |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMCSPAN-001             | Primary PCI expansion mezzanine module. Allows two PMC modules for the MVME2100. Includes 32-bit PCI bridge.                                              |
| PMCSPAN-010             | Secondary PCI expansion mezzanine module. Allows two additional PMC modules for the MVME2100. Does not include 32-bit PCI bridge; requires a PMCSPAN-001. |

# **PCI Mezzanine Cards (PMCs)**

The PMC slot on the MVME2100 is IEEE P1386.1 compliant. P2 I/O-based PMCs that follow the PMC committee recommendation for PCI I/O when using the 5-row VME64 extension connector will be pin-out compatible with the MVME2100.

# **PC•MIP Expansion**

To maximize I/O expansion flexibility, the MVME2100 provides a combination of Type I and Type II PC•MIP slots for added capability. The MVME2100 provides one Type I PC•MIP slot with rear I/O via the P2 connector and two Type II PC•MIP slots with front panel I/O. The two Type II slots can accept either one double-wide or two single-wide PC•MIP cards.

# **VME System Enclosure**

Your MVME2100 board must be installed in a VME system chassis with both P1 and P2 backplane connections. It requires a single slot, except when PMCspan carrier boards are used. Allow one extra slot for each PMCspan.

# **System Console Terminal**

In normal operation, connection of a debug console terminal is required only if you intend to use the MVME2100's debug firmware, PPCbug, interactively. An RJ45 connector is provided on the front panel of the board for this purpose.

# **Unpacking the MVME2100 Hardware**



Avoid touching areas of integrated circuitry; static discharge can damage these circuits.

Note

If the shipping carton is damaged upon receipt, request that the carrier's agent be present during the unpacking and inspection of the equipment.

Unpack the equipment from the shipping carton. Refer to the packing list(s) and verify that all items are present. Save the packing material for storing and reshipping of equipment.

# **Preparing the MVME2100 Hardware**

To produce the desired configuration and ensure proper operation of the board, it may be necessary to perform certain modifications before and after installing it. The following paragraphs discuss the preparation of the MVME2100 hardware components prior to installing them into a chassis and connecting them.

# **MVME2100 Configuration Settings**

The MVME2100 provides software control over most options by setting bits in control registers. After installing it in a system, you can modify its configuration. For additional information on the board's control registers, refer to the MVME2100 Single Board Computer Programmer's Reference Guide listed in Appendix

Some options, however, are not software-programmable. Such options are controlled through manual installation or removal of jumpers or additional interface modules on the MVME2100.

Manually configured jumpers on the MVME2100 include:

- ☐ Memory usage (soldered or socketed Flash memory) (J9)
- □ System Control (J2)

### Setting Flash Memory Bank A/Bank B Header (J9) (Pins 1 and 2)

Bank A (soldered memory) consists of four 16-bit devices that are populated with 8-Mbit flash devices (4MB). Jumper header J9 (pins 1 and 2) provides selection between the Bank A (Bank 1) or Bank B (Bank 0) configuration (for PPCBug use only).

Bank B consists of 1MB of 8-bit Flash memory in two 32-pin PLCC 8-bit sockets.

A jumper must be installed either between J9 pins 1 and 2 for Bank A, or left off for Bank B (factory default).



### **Setting System Controller Selection Header (J2)**

The MVME2100 is factory-configured in automatic system controller mode (jumper is installed across pins 2 and 3 of header J2). This means that the MVME2100 determines if it is the system controller at system power-up or reset by its position on the bus; if it is in slot 1 on the VME system, it configures itself as the system controller.

Remove the jumper from J2 if you intend to operate the MVME2100 as system controller in all cases.

Install the jumper across pins 1 and 2 to prevent the MVME2100 from operating as the system controller under any circumstances.



Automatic System Controller mode System Controller Always (factory default)

Disable as System Controller

### **PMCs**

For a discussion of any configurable items on the PMCs, refer to the user's manual for the particular PMCs.

# **PMCspan**

You will need to use an additional slot in the VME chassis for each PMCspan expansion module you plan to use. Before installing a PMCspan on the MVME2100, you must install the selected PMCs on the PMCspan. Refer to the *PMCspan PMC Adapter Carrier Board Installation and Use* manual for instructions. Referenced in Appendix

# **System Console Terminal**

Ensure that the appropriate jumper(s) are set in the correct position on the MVME2100 board. This is necessary when the PPCBug firmware is used. Connect the terminal via a cable to the RJ45 DEBUG connector. Refer to Appendix C for pin signal assignments. Set up the terminal as follows:

- □ Eight bits per character
- ☐ One stop bit per character
- □ Parity disabled (no parity)
- □ Baud rate = 9600 baud (default baud rate of the port at power-up); after power-up, you can reconfigure the baud rate with PPCbug's **PF** command

# **Installing the MVME2100 Hardware**

The following section discusses installing PMCs and PMCspan modules onto the MVME2100, installing the MVME2100 into a VME chassis, and connecting an optional system console terminal.



Figure 1-1. MVME2100 Layout

### **ESD Precautions**

#### **Use ESD**



**Wrist Strap** 

Motorola strongly recommends that you use an antistatic wrist strap and a conductive foam pad when installing or upgrading a system. Electronic components, such as disk drives, computer boards, and memory modules, can be extremely sensitive to electrostatic discharge (ESD). After removing the component from the system or its protective wrapper, place the component on a grounded and static-free surface (and, in the case of a board, component side up). Do not slide the component over any surface.

If an ESD station is not available, you can avoid damage resulting from ESD by wearing an antistatic wrist strap (available at electronics stores) that is attached to an active electrical ground. Note that a system chassis may not be grounded if it is unplugged.

### PMCs & PC•MIPs

PMC modules and PC•MIP cards mount on top of the MVME2100 SBC. Perform the following steps to install a PMC module and/or a PC•MIP card on your MVME2100.



Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting.

Inserting or removing modules with power applied may result in damage to module components.



Avoid touching areas of integrated circuitry; static discharge can damage these circuits.

**Note** This procedure assumes that you have read the user's manual that came with your PMCs.

1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure.

- 2. Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME modules.
- 3. If the MVME2100 has already been installed in a VMEbus card slot, carefully remove it as shown in the figure below and place it with connectors P1 and P2 facing you.



Figure 1-2. MVME2100 Installation and Removal From a VMEbus Chassis

4. Remove the filler plate(s) from the front panel of the MVME2100. If installing both PMC and PC•MIP(s), remove both filler plates.

5. If installing a PMC module, position the module's mating connectors on top of the MVME2100's mating connectors (J11/J12/J14), or if installing a PC•MIP, position the card's mating connectors on top of the MVME2100's Type II PC•MIP connectors (P41/P42 or P31/P32 for Type II; or P21/P22/P23 for Type I PC-MIP).

**Note** As a reminder, Type I PC-MIP cards without I/O can also be installed on the MVME2100's Type II PC-MIP connectors.



Figure 1-3. Typical Single-width PMC Module Placement on an MVME2100



Figure 1-4. Typical Type II PC•MIP Placement on an MVME2100

6. Insert the appropriate number of Phillips head screws (typically 2) through the holes of the PMC module or PC•MIP card(s), into the mating standoffs on the MVME2100 and tighten the screws.

# **Primary PMCspan**

To install a PMCspan-001 PCI expansion module on your MVME2100, refer to the *PMCspan PMC Adapter Carrier Board Installation and Use* manual, listed in *Related Documentation* on page A-1, refer to Figure 1-5 on page 1-13, and perform the following steps:



Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting. Inserting or removing modules with power applied may result in damage to module components.



Avoid touching areas of integrated circuitry; static discharge can damage these circuits.

Note

This procedure assumes that you have read the user's manual that was furnished with the PMCspan, and that you have installed the selected PMCs on the PMCspan according to the instructions given in the PMCspan and PMC manuals.

- Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground while you are performing the installation procedure.
- Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system. Remove chassis or system cover(s) as necessary for access to the VME module card cage.
- 3. If the MVME2100 has already been installed in the chassis, carefully remove it from the VMEbus card slot and position it with connectors P1 and P2 facing you.



Figure 1-5. PMCspan-001 Installation on an MVME2100

- 4. Attach the four standoffs to the MVME2100 module. For each standoff:
  - Insert the threaded end into the standoff hole at each corner of the VME processor module.
  - Thread the locking nuts onto the standoff tips.
  - Tighten the nuts with a box-end wrench or a pair of needle nose pliers.
- Place the PMCspan on top of the MVME2100. Align the mounting holes to the standoffs in each corner, and align PMCspan connector P4 with MVME2100 connector J4.
- 6. Gently press the PMCspan and MVME2100 together, making sure that P4 is fully seated in J4.
- 7. Insert the four short Phillips screws through the holes at the corners of the PMCspan and into the standoffs on the MVME2100. Tighten the screws.

# Secondary PMCspan

The PMCspan-010 PCI expansion module mounts on top of a PMCspan-001 PCI expansion module. To install a PMCspan-010 on your MVME2100, refer to Figure 1-6 on page 1-15 and perform the following steps:

# Note This procedure assumes that you have read the user's manual that was furnished with the PMCspan, and that you have installed the selected PMCs on the PMCspan according to the instructions given in the PMCspan and PMC manuals.

- 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground while you are performing the installation procedure.
- 2. Perform an operating system shutdown. Turn the AC or DC power off and remove the AC cord or DC power lines from the system.



Figure 1-6. PMCspan-010 Installation on a PMCspan-001/MVME2100

Remove chassis or system cover(s) as necessary for access to the VME module card cage.



Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting.

Inserting or removing modules with power applied may result in damage to module components.



Avoid touching areas of integrated circuitry; static discharge can damage these circuits.

- 3. If the Primary PMC Carrier Module/MVME2100 assembly is already installed in the VME chassis, carefully remove the two-board assembly from the VMEbus card slots and position it with the P1 and P2 connectors facing you.
- 4. Remove the four short Phillips head screws from the standoffs in each corner of the primary PCI expansion module, PMCspan-001.
- 5. Attach the four standoffs to the PMCspan-001.
- 6. Place the PMCspan-010 on top of the PMCspan-001. Align the mounting holes to the standoffs in each corner, and align PMCspan-010 connector P3 with PMCspan-001 connector J3.
- 7. Gently press the two PMCspan modules together, making sure that P3 is fully seated in J3.
- 8. Insert the four short Phillips screws through the holes at the corners of PMCspan-010 and into the standoffs on the primary PMCspan-001. Tighten the screws.

**Note** The screws have two different head diameters. Use the screws with the smaller heads on the standoffs next to VMEbus connectors P1 and P2.

#### **MVME2100 System Installation**

Before installing the MVME2100 into your VME chassis, ensure that the jumpers on J2 and J9 are configured properly. This procedure assumes that you have already installed the PMCspan(s) if desired, and any PMCs that you have selected.

Proceed as follows to install the MVME2100 in the VME chassis:



Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting.

Inserting or removing modules with power applied may result in damage to module components.



Avoid touching areas of integrated circuitry; static discharge can damage these circuits

- 1. Attach an ESD strap to your wrist. Attach the other end of the ESD strap to the chassis as a ground. The ESD strap must be secured to your wrist and to ground throughout the procedure.
- 2. Perform an operating system shutdown:
  - a. Turn the AC or DC power off and remove the AC cord or DC power lines from the system.
  - b. Remove chassis or system cover(s) as necessary for access to the VMEmodules.
- 3. Remove the filler panel from the card slot where you are going to install the MVME2100. If you have installed one or more PMCspan PCI expansion modules onto your MVME2100, you will need to remove filler panels from one additional card slot for each PMCspan, above the card slot for the MVME2100.
  - If you intend to use the MVME2100 as the system controller, it
    must occupy the left-most card slot (slot 1). The system
    controller must be in slot 1 to correctly initiate the bus-grant
    daisy-chain and to ensure proper operation of the IACK daisychain driver.

- If you do not intend to use the MVME2100 as the system controller, it can occupy any unused card slot.
- 4. Slide the MVME2100 (and PMCspans if used) into the selected card slot(s). Be sure the module or modules is/are seated properly in the P1 and P2 connectors on the backplane. Do not damage or bend connector pins.
- 5. Secure the MVME2100 (and PMCspans if used) in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions.

# Note Some VME backplanes (e.g., those used in Motorola "Modular Chassis" systems) have an auto-jumpering feature for automatic propagation of the IACK and BG signals. Step 6 does not apply to such backplane designs.

- 6. On the chassis backplane, remove the INTERRUPT ACKNOWLEDGE (IACK) and BUS GRANT (BG) jumpers from the header for the card slot occupied by the MVME2100.
- 7. If you intend to use PPCBug interactively, connect the terminal that is to be used as the PPCBug system console to the DEBUG port on the front panel of the MVME2100.

## **Note** In normal operation the host CPU controls MVME2100 operation via the VMEbus Universe registers.

- 8. Replace the chassis or system cover(s), cable peripherals to the panel connectors as appropriate, reconnect the system to the AC or DC power source, and turn the equipment power on.
- 9. The MVME2100 green **RUN** LED indicates activity as a set of confidence tests is run, and the debugger prompt PPC5-Bug> appears on the system console.

#### **Installation Considerations**

The MVME2100 draws power from the VMEbus backplane connectors P1 and P2. Connector P2 is also used for the upper 16 bits of data in 32-bit transfers, and for the upper 8 address lines in extended addressing mode. The MVME2100 may not function properly if the main board is not properly connected to connectors P1 and P2 on the VMEbus backplane.

Regardless of whether the MVME2100 operates as a VMEbus master or as a VMEbus slave, it is configured for 32 bits of address and 32 bits of data (A32/D32). However, it handles A16 or A24 devices in the appropriate address ranges. D8 and/or D16 devices in the system must be handled by the processor software.

If the MVME2100 tries to access off-board resources that do not respond to its cycle, and the MVME2100 is not the system controller, and the system does not have a global bus time-out, the MVME2100 waits indefinately for the VMEbus cycle to complete. This will cause the system to lock up. There is only one situation in which the system might lack this global bus time-out: when the MVME2100 is not the system controller and there is no global bus time-out elsewhere in the system.

Multiple MVME2100 boards may be installed in a single VME chassis. Each must have a unique Universe address. Other MPUs on the VMEbus can interrupt, disable, communicate with, and determine the operational status of the processor(s). One register of the Universe set includes four bits that function as location monitors to allow one MVME2100 processor to broadcast a signal to any other MVME2100 processor. All eight registers are accessible from any local processor as well as from the VMEbus.

### Introduction

This chapter provides operating instructions for the MVME2100 Single Board Computer. This includes information about powering up the system, and functionality of the switches, status indicators, and I/O ports on the front panel of the board.

## **Applying Power**

After you have verified that all necessary hardware preparation has been done, that all connections have been made correctly, and that the installation is complete, you can power up the system. The MPU, hardware, and firmware initialization process is performed by the PPCBug firmware power-up or system reset. The firmware initializes the devices on the MVME2100 module in preparation for booting the operating system.

The firmware is shipped from the factory with an appropriate set of defaults. In most cases there is no need to modify the firmware configuration before you boot the operating system. Refer to Chapter 5, *Modifying the Environment* for further information about modifying defaults.

The following flowchart shows the basic initialization process that takes place during MVME2100 system start-ups.

For further information on PPCBug, refer to the following:

- □ Chapter 4, *PPCBug Firmware*
- □ Chapter 5, *Modifying the Environment*
- □ Appendix A, *Related Documentation*
- □ Appendix D, *Troubleshooting*



Figure 2-1. System Boot-up Sequence

#### **MVME2100 User Interface Devices**

The following subsections describe various switches, status indicators and connectors that a user should be familiar with prior to using the MVME2100. These devices include MVME2100 switches and their settings, status indicators, the MVME2100 Debug port, the jumper settings, the MVME2100 I/O Expansion card openings and the PMCspan openings. Front panels are depicted on several of the following pages as an aid in identifying the location of status indicators and switches, and for the purpose of showing the difference between the standard MVME2100 front panel and the PMCspan front panel.

#### **Switches**

There are two switches (**ABT** and **RST**) and three LED (light-emitting diode) status indicators (**BFL**, **SYS**, **RUN**) located on the MVME2100 front panel.

#### ABT (S1)

When activated by firmware, the Abort switch, ABT, can generate an interrupt signal from the base board to the processor at a user-programmable level. The interrupt is normally used to abort program execution and return control to the debugger firmware located in the MVME2100 Flash memory.

The interrupt signal reaches the processor module via serial interrupt 14. The signal is also available from the general purpose I/O port, which allows software to poll the Abort switch after receiving serial interrupt 14 and verify that it has been pressed.

The interrupter connected to the **ABT** switch is an edge-sensitive circuit, filtered to remove switch bounce.

2

#### RST (S2)

The Reset switch, **RST**, resets all onboard devices and causes HRESET\* to be asserted in the MPC8240. It also drives a SYSRESET\* signal if the MVME2100 VME processor module is the system controller. The Status Indicators

There are three LED (light-emitting diode) status indicators located on the MVME2100 front panel: **BFL**, **SYS**, and **RUN**. Refer to Figure 1-1 on page 1-7.

#### BFL (DS1)

The *yellow* **BFL** LED indicates board failure; this indicator is illuminated during a hard reset. The LED can be turned on or off by writing to Bit 0 **BD\_FAIL** in the System Status Register 2.

#### SYS (DS2)

The *green* **SYS** LED indicates CPU activity; when illuminated, this indicator signifies that the MVME2100 is functioning as the VMEbus System Controller.

#### RUN (DS3)

The *green* **RUN** LED illuminates when either ROM/FLASH, SDRAM, or PCI accesses are occurring.

#### **10/100 BASE T Port**

The RJ45 port on the front panel of the MVME2100 labeled **10/100 BASE T** supplies the Ethernet LAN 10BaseT/100BaseTx interface.

#### **DEBUG Port**

The RJ45 port labeled **DEBUG** on the front panel of the MVME2100 supplies the MVME2100 serial communications interface, implemented via a TL16C550 Universal Asynchronous Receiver/Transmitter (UART) controller chip manufactured by Texas Instruments. It is asynchronous only. For configuration information, refer to the section *Asynchronous Serial Port* found in Chapter 3, *Functional Description*.

Universe ASIC includes both a global and a local reset driver.

When the Universe operates as the VMEbus system controller, the reset driver provides a global system reset by asserting the VMEbus signal SYSRESET\*.

A SYSRESET\* signal may be generated by the RESET switch, a power-up reset, a watchdog timeout, or by a control bit in the Miscellaneous Control Register (MISC\_CTL) in the Universe ASIC. SYSRESET\* remains asserted for at least 200 ms, as required by the VMEbus specification.

The **DEBUG** port may be used for connecting a terminal to the MVME2100 to serve as the firmware console for the factory installed debugger, PPCBug. The port is configured as follows:

- □ 8 bits per character
- □ 1 stop bit per character
- □ Parity disabled (no parity)
- $\Box$  Baud rate = 9600 baud (default baud rate at power-up)

After power-up, the baud rate of the **DEBUG** port can be reconfigured by using the debugger's Port Format (**PF**) command. Refer to Chapters 5 and 6 for information about the PPCBug.

## **Jumper Settings**

The following table describes the MVME2100 jumper configuration.

Table 2-1. Jumper Switches and Settings

| Jumper | Description                                                                                | Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default                |
|--------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| J1     | Factory Test Header                                                                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N/A                    |
| J2     | VMEbus System<br>Controller<br>Functionality Select                                        | Pins 1 & 2 Shorted: Disables the System Controller Function Pins 2 & 3 Shorted: Enables Auto-Sence Function No Shunt on Pins Forces the System Controller On                                                                                                                                                                                                                                                                                                                                                                   | No<br>Shunt on<br>Pins |
| J6     | Factory Test Header (I2C Signals)                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N/A                    |
| Ј7     | Programming Header (ISPLI)                                                                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N/A                    |
| J8     | RiscWatch JTAG                                                                             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N/A                    |
| J9     | Software Readable Header (Support for Processor Emulation) Pins 1 & 2 For PPCBug use only. | Pins 1 & 2:  ON = Use Soldered On Flash Memory Devices  OFF = Use Memory in Sockets U1, U8, U13, U15  Note: PPCBug uses Bit 7 while booting to determine whether to continue executing from socketed Flash or jump to soldered-on Flash.  Pins 3 - 16 are User Definable. Pins 3 and 4 = Bit 1, Pins 5 and 6 = Bit 2, Pins 7 and 8 = Bit 3  Pins 9 and 10 = Bit 4, Pins 11 and 12 = Bit 0, Pins 13 and 14 = Bit 6, Pins 15 and 16 = Bit 7  Refer to the Configuration Header Register section in the V2100 Programmer's Guide. | Pins 1&2<br>OFF        |

#### I/O Expansion Cards

Two openings are located on the front panel of the MVME2100 to provide I/O expansion by allowing access to a PCI Mezzanine Card (PMC) or two Type II PC•MIP cards. Refer to Appendix C, *Connector Pin Assignments* for additional information on pin assignments.



Do not attempt to install any PMC boards without performing an operating system shutdown and following the procedures given in the user's manual for the particular PMC.

#### **PCI Mezzanine Card**

The right-most (lower) opening labeled **PCI MEZZANINE CARD** on the MVME2100 front panel provides front panel I/O access to a PMC that is connected to the 64-pin connectors J11, J12, and J14 on the MVME2100. Connector J14 allows rear panel P2 I/O. Refer to Appendix C, *Connector Pin Assignments* for additional information on pin assignments.

#### TYPE II PC-MIP

The left-most opening labeled **TYPE II PC-MIP** on the MVME2100 front panel provides front panel I/O access to two Type II PC•MIP cards connected to the 64-pin connectors P31/P32, and P41/P42 respectively on the MVME2100. Refer to Appendix C, *Connector Pin Assignments* for additional information on pin assignments.

#### Introduction

This chapter provides additional product information along with a general functional description for the MVME2100 single board computer.

The MVME2100 is a VME based single-slot single board computer based on the MPC8240 Integrated Processor.

Key features of the MVME2100 include one 32-bit PMC expansion slot, one Type I and two Type II PC•MIP expansion slots, 32 or 64MB of synchronous DRAM memory, 1MB boot Flash ROM, 4 or 8MB expansion Flash ROM, one 10BaseT/100BaseTx Ethernet port, and one front panel accessible asynchronous serial port.

The following table lists the key features of the MVME2100.

Table 3-1. MVME2100 Features

| Feature              | Description                                                                             |
|----------------------|-----------------------------------------------------------------------------------------|
| Processor            | MPC8240     Bus clock frequencies of 66.67/83.33 MHz                                    |
| Flash Memory         | Sockets for 1MB (8-bit) plus 4MB or 8MB (64-bit) of expansion Flash memory              |
| System Memory        | 32 or 64MB Synchronous DRAM                                                             |
| LAN                  | DEC21143 10BaseT/100BaseTx Ethernet     Controller     LXT970 Fast Ethernet Transceiver |
| Interrupt Controller | PowerPC Embedded Programmable Interrupt Controller (EPIC)                               |
| DMA                  | Two independent DMA channels                                                            |
| Timers               | Four Independent Timers                                                                 |

3-1

Table 3-1. MVME2100 Features (Continued)

| I <sup>2</sup> C     | • Integrated I <sup>2</sup> C port with full master support                                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>2</sub> O     | I <sub>2</sub> O compliant messaging Interface                                                                                             |
| NVRAM                | • 8KB (MK48T59Y)                                                                                                                           |
| RTC & Watchdog Timer | MK48T59 device                                                                                                                             |
| Serial Interface     | One 16550-compatible async serial port                                                                                                     |
| PCI Mezzanine Card   | <ul> <li>One 32-bit PMC slot</li> <li>Front panel I/O</li> <li>MVME2300 compatible P2 I/O</li> </ul>                                       |
| PC•MIP               | <ul> <li>One 32-bit Type I PC•MIP slots (MVME2300 compatible P2 I/O)</li> <li>Two 32-bit Type II PC•MIP slots (front panel I/O)</li> </ul> |
| PCI Expansion        | Genesis II PCI expansion compatibility                                                                                                     |
| Miscellaneous        | <ul><li>RESET switch</li><li>ABORT switch</li><li>Front panel status indicators</li></ul>                                                  |
| Form Factor          | Standard 6U VME                                                                                                                            |

The block diagram in Figure 3-1 illustrates the architecture of the MVME2100 Single Board Computer.



Figure 3-1. MVME2100 Block Diagram

## **Functional Description**

This section provides a description of the primary components on the MVME2100 and in some cases the corresponding functions associated with those components.

#### **Processor**

The MVME2100 is designed to support the MPC8240 processor in a 352 pin TBGA package. It is also designed to support memory bus speeds of 50, 60, 66.67, and 83.33 MHz.

#### **PCI Host Bridge/Memory Controller**

The MPC8240 contains an integrated PCI host bridge and memory controller which provides the bridge function between the internal MPC60x bus and the external PCI local bus.

The processor supports a 32-bit PCI interface that is compliant with the PCI Local Bus Specification, Revision 2.1. Additional features of the processor include:

- □ PReP or CHRP compatible memory maps
- □ DRAM control/refresh
- □ 3.3/5.0V compatible I/O
- power management support
- □ Boot ROM interface

#### **PCI Bus Arbitration**

PCI arbitration for the MVME2100 board is provided by the integrated PCI arbiter internal to the processor in conjunction with an external subarbiter. The processor provides support for itself and up to five external PCI masters.

Since the MVME2100 could have as many as seven potential PCI masters in addition to the processor, an onboard sub-arbiter is provided. The sub-arbiter is designed to multiplex the PMC slot and three PC•MIP slots onto one set of the processor's PCI bus request/grant pins.

#### **PCI Local Bus**

In addition to the processor, there may be as many as 7 additional PCI devices located on the local PCI bus. The potential PCI devices on the board are: one PMC board, one PC•MIP Type I board, two PC•MIP Type II boards, one DEC21143 Ethernet controller, one PCI-VMEbus bridge, and one DEC21150 PCI-to-PCI Bridge.

#### **Interrupt Controller**

The MVME2100 uses the Embedded Programmable Interrupt Controller (EPIC) integrated into the processor to manage locally generated interrupts. The interrupt controller will operate in the serial interrupt mode.

Currently defined external interrupting devices include:

- □ DEC21143 Ethernet controller
- □ One PC•MIP Type I Expansion slot
- ☐ Two PC•MIP Type II Expansion slots
- □ Universe II VME-PCI bridge
- □ 16550 UART
- Watchdog timer
- □ Front panel Abort switch
- ☐ Four PCI expansion interrupts (INTA\* INTD\*)

For additional information on the operation of the processor's EPIC, refer to the *MPC8240 User's Manual*, listed in Appendix A, *Related Documentation*.

#### **Two-Wire Serial Interface**

A two-wire serial interface for the MVME2100 is provided by an I<sup>2</sup>C compatible serial controller integrated into the processor's peripheral device. The processor's serial controller is used by the system software to read the contents of the configuration EEPROM contained on the board.

#### I<sub>2</sub>O Message Unit

 $I_2O$  compliant messaging for the MVME2100 is provided by an  $I_2O$  compliant messaging unit integrated into the processor's peripheral device. The processor's message unit can operate with either generic messages and door bell registers, or as an  $I_2O$  compliant interface.

#### **Direct Memory Access (DMA)**

The MVME2100 provides DMA capability through a two-channel DMA controller integrated into the processor's peripheral device. Each DMA channel is capable of performing local memory to local memory, PCI memory to local memory, local memory to PCI memory and PCI memory to PCI memory data transfers.

Both DMA channels can be accessed by the local CPU as well as external PCI bus masters and support unaligned transfers, data chaining, and scatter gather.

#### **Timers**

Timing functions for the MVME2100 are provided by four independent 31-bit timers integrated into the processor. The four timers are clocked at 1/8 of the processor clock rate. Each timer contains four registers enabling the system software to set the count values, enable or disable the timer, enable or disable interrupt generation, set the interrupt priority level, and to generate an interrupt vector.

#### **System Clock Generator**

The system clock generator function generates and distributes all of the clocks required for normal system operation. The clock generator for the processor, memory, and PCI devices is designed in such a manner as to maintain the strict edge to edge jitter and low clock to clock skew required by these devices.

Additional clocks that may be required should be generated near the individual devices requiring clocks to minimize onboard trace lengths.

#### Flash Memory

The MVME2100 contains two banks of Flash memory accessed via the integrated memory controller contained within the processor. Bank B consists of two 32-pin PLCC sockets that can be populated with up to 1024KB of Flash memory, and resides at address 0xFFF00000, and is restricted to 8 bits in width.

Bank A may be populated with four 512Kx16 Flash devices to obtain 4MB of 64-bit wide expansion Flash memory or four 1Mx16 Flash devices to obtain 8MB of 64-bit wide Flash memory. The expansion Flash memory starts at address 0xFF000000.

#### **System Memory**

System memory for the MVME2100 is provided by 2 banks of synchronous DRAM. Each bank consists of five 4Mx16 SDRAM devices providing a 32MB bank organized in a 4Mx72 configuration. This allows memory configurations of 32 or 64MB that can be supported by the board.

During system initialization, the firmware determines the presence, and configuration of each memory bank installed by reading the contents of the serial presence detect ROM located on the board. The system firmware then initializes the MPC8240 memory controller for proper operation based on the contents of the serial presence detection ROM.

#### **Ethernet Interface**

The MVME2100 provides a 10BaseT/100BaseTx Ethernet transceiver interface using a DEC21143 Ethernet controller and a LXT970 Fast Ethernet transceiver. The Ethernet interface is accessed via an industry standard front panel mounted RJ45 connector.

The DEC21143 will be assigned an Ethernet Station Address. The address will be 0x0001AFxxxxx where *xxxxx* is the unique number assigned to the Ethernet controller.

The Ethernet station address is displayed on a label affixed to the board. In addition, the Ethernet address is stored in the configuration ROM interfaced to the Ethernet controller.

## **Asynchronous Serial Port**

The MVME2100 uses a TL16C550 or compatible Universal Asynchronous Receiver/Transmitter (UART) with a 1.8432 MHz input clock to provide an asynchronous serial interface. EIA232 drivers and receivers reside onboard and are routed to an industry standard RJ45 connector accessible from the front panel.



Figure 3-2. Asynchronous Serial Port Connections

#### VMEbus Interface

The VMEbus interface for the MVME2100 is provided by the Universe II ASIC. Refer to the *Universe II User's Manual*, listed in Appendix A *Related Documentation* for additional information.

#### **PCI Mezzanine Card Slot**

The MVME2100 provides one PMC slot. Three EIA E700 AAAB connectors interface to a single 32-bit IEEE P1386.1 PMC to add any desirable function.

PMC slot support specifications are:

- ☐ Mezzanine Type: PMC = PCI Mezzanine Card
- □ Mezzanine Size: S1B = Single width & standard depth (75mm x 150mm) with front panel
- □ PMC Connectors: J11, J12, J14 (32-Bit PCI with front panel and user defined I/O)
- $\Box$  Signalling Voltage:  $V_{io} = 5.0V$

#### PC•MIP Type I Mezzanine Card Slots

The MVME2100 provides one dedicated Type I PC•MIP slot.

User defined I/O, as defined in the PC•MIP specification, is provided for the Type I PC•MIP card slot via the VMEbus P2 connector.

#### PC•MIP Type II Mezzanine Card Slots

The MVME2100 provides two Type II PC•MIP slots with access to front panel I/O. These slots accommodate either one double width Type II PC•MIP board or two single width Type II PC•MIP boards.

**Note** User defined I/O using P3 of the Type II PC•MIP boards is not supported by the board.

#### **PCI/PMC Expansion Capability**

The MVME2100 provides additional PCI capability through the use of a 114-pin Mictor connector that is compatible with the Genesis II series of VMEbus processor boards. By using existing PMCspan carrier boards, up to four additional PMC boards can be used.

#### **Real-Time Clock & NVRAM**

The ST-Thomson M48T59 is used by the MVME2100 to provide 8KB of non-volatile static RAM and a real-time clock. It consists of two parts:

- □ A 28-pin 330mil SO device which contains the RTC, the oscillator, 8KB of SRAM, and gold-plated sockets for the SNAPHAT battery.
- □ A SNAPHAT battery that houses the crystal and the battery.

**Note** Refer to the MK48T59 data sheets listed in Appendix A *Related Documentation* for programming information.

## **PPCBug Overview**

The PPCBug firmware is the layer of software just above the hardware. The firmware provides the proper initialization for the devices on the MVME2100 module upon power-up or reset.

This chapter describes the basics of PPCBug and its architecture, describes the monitor (interactive command portion of the firmware) in detail, and gives information on actually using the PPCBug debugger and the special commands. A complete list of PPCBug commands appears at the end of the chapter.

For full user information about PPCBug, refer to the *PPCBug Firmware Package User's Manual* and the *PPCBug Diagnostics Manual*, listed in Appendix A, *Related Documentation*.

## **PPCBug Basics**

The PowerPC debug firmware (known as the "PPCBug") is a powerful evaluation and debugging tool for systems built around the Motorola PowerPC microcomputers. Facilities are available for loading and executing user programs under complete operator control for system evaluation. The PPCBug provides a high degree of functionality, user friendliness, portability, and ease of maintenance.

#### PPCBug includes commands for:

- Display and modification of memory
- Breakpoint and tracing capabilities
- A powerful assembler and disassembler useful for patching programs
- □ A self-test at power-up feature which verifies the integrity of the system

#### PPCBug consists of three parts:

- □ A command-driven, user-interactive *software debugger*, described in the *PPCBug Firmware Package User's Manual*. It is hereafter referred to as "the debugger" or "PPCBug."
- □ A command-driven *diagnostics package* for the MVME2100 hardware, hereafter referred to as "the diagnostics." The diagnostics package is described in the *PPCBug Diagnostics Manual*.
- □ A user interface or debug/diagnostics monitor that accepts commands from the system console terminal.

When using PPCBug, you operate out of either the *debugger directory* or the *diagnostic directory*.

- ☐ If you are in the debugger directory, the debugger prompt PPC5-Bug> is displayed and you have all of the debugger commands at your disposal.
- ☐ If you are in the diagnostic directory, the diagnostic prompt PPC5-Diag> is displayed and you have all of the diagnostic commands at your disposal as well as all of the debugger commands.

Because PPCBug is command-driven, it performs its various operations in response to user commands entered at the keyboard. When you enter a command, PPCBug executes the command and the prompt reappears. However, if you enter a command that causes execution of user target code (e.g., **GO**), then control may or may not return to PPCBug, depending on the outcome of the user program.

#### **Memory Requirements**

PPCBug requires a maximum of 768KB of read/write memory. The debugger allocates this space from the top of memory. For example, a system containing 64MB (0x04000000) of read/write memory will place the PPCBug memory page at locations 0x03F40000 to 0x03FFFFFF.

#### **PPCBug Implementation**

PPCBug is written largely in the C programming language, providing benefits of portability and maintainability. Where necessary, assembly language has been used in the form of separately compiled program modules containing only assembler code.

Physically, PPCBug is contained in two socketed 32-pin PLCC Flash devices that together provide 1MB of storage. The executable code is checksummed at every power-on or reset firmware entry. The result (which includes a precalculated checksum contained in the flash devices), is verified against the expected checksum.

## MPU, Hardware, and Firmware Initialization

The debugger performs the MPU, hardware, and firmware initialization process. This process occurs each time the MVME2100 is reset or powered up. The steps below are a high-level outline; not all of the detailed steps are listed.

- 1. Sets MPU.MSR to known value.
- 2. Invalidates the MPU's data/instruction caches.
- 3. Clears all segment registers of the MPU.
- 4. Clears all block address translation registers of the MPU.
- 5. Initializes the MPU-bus-to-PCI-bus bridge device.
- 6. Initializes the PCI-bus-to-ISA-bus bridge device.
- 7. Calculates the external bus clock speed of the MPU.

- 8. Delays for 750 milliseconds.
- 9. Determines the CPU base board type.
- 10. Sizes the local read/write memory (i.e., DRAM).
- 11. Initializes the read/write memory controller. Sets base address of memory to 0x00000000.
- 12. Retrieves the speed of read/write memory.
- 13. Initializes the read/write memory controller with the speed of read/write memory.
- 14. Retrieves the speed of read only memory (i.e., Flash).
- 15. Initializes the read only memory controller with the speed of read only memory.
- 16. Enables the MPU's instruction cache.
- 17. Copies the MPU's exception vector table from 0xFFF00000 to 0x00000000.
- 18. Verifies MPU type.
- 19. Enables the superscalar feature of the MPU (superscalar processor boards only).
- 20. Verifies the external bus clock speed of the MPU.
- 21. Determines the debugger's console/host ports and initializes the UART.
- 22. Displays the debugger's copyright message.
- 23. Displays any hardware initialization errors that may have occurred.
- 24. Checksums the debugger object and displays a warning message if the checksum failed to verify.
- 25. Displays the amount of local read/write memory found.
- 26. Verifies the configuration data that is resident in NVRAM and displays a warning message if the verification failed.

- 27. Calculates and displays the MPU clock speed, verifies that the MPU clock speed matches the configuration data, and displays a warning message if the verification fails.
- 28. Displays the bus clock speed, verifies that the bus clock speed matches the configuration data, and displays a warning message if the verification fails.
- 29. Probes PCI bus for supported network devices.
- 30. Probes PCI bus for supported mass storage devices.
- 31. Initializes the memory/IO addresses for the supported PCI bus devices.
- 32. Executes Self-Test, if so configured. (Default is no Self-Test.)
- 33. Extinguishes the board fail LED, if Self-Test passed, and outputs any warning messages.
- 34. Executes boot program, if so configured. (Default is no boot.)
- 35. Executes the debugger monitor (i.e., issues the PPC5-Bug> prompt).

## **Using PPCBug**

PPCBug is command-driven; it performs its various operations in response to commands that you enter at the keyboard. When the PPC5-Bug prompt appears on the screen, the debugger is ready to accept debugger commands. When the PPC5-Diag prompt appears on the screen, the debugger is ready to accept diagnostics commands. To switch from one mode to the other, enter **SD**.

What you enter is stored in an internal buffer. Execution begins only after you press the **Return**> or **Enter**> key. This allows you to correct entry errors, if necessary, with the control characters described in the *PPCBug Firmware Package User's Manual*.

After the debugger executes the command, the prompt reappears. However, depending on what the user program does, if the command causes execution of a user target code (i.e., **GO**), then control may or may not return to the debugger.

For example, if a breakpoint has been specified, then control returns to the debugger when the breakpoint is encountered during execution of the user program. Alternately, the user program could return to the debugger by means of the System Call Handler routine RETURN (described in the *PPCBug Firmware Package User's Manual*, listed in Appendix A, *Related Documentation*). For more about this, refer to the **GD**, **GO**, and **GT** command descriptions in the *PPCBug Firmware Package User's Manual*, listed in Appendix A, *Related Documentation*.

A debugger command is made up of the following parts:

- □ The command name, either uppercase or lowercase (e.g., **MD** or **md**).
- ☐ Any required arguments, as specified by command.
- □ At least one space before the first argument. Precede all other arguments with either a space or comma.
- One or more options. Precede an option or a string of options with a semicolon (;). If no option is entered, the command's default option conditions are used.

#### **Debugger Commands**

The individual debugger commands are listed in the following table. The commands are described in detail in the *PPCBug Firmware Package User's Manual*, listed in Appendix A, *Related Documentation*.

Note

You can list all the available debugger commands by entering the Help (**HE**) command alone. You can view the syntax for a particular command by entering **HE** and the command mnemonic, as listed below.

**Table 4-1. Debugger Commands** 

| Command | Description                               |
|---------|-------------------------------------------|
| AS      | Assembler                                 |
| BC      | Block of Memory Compare                   |
| BF      | Block of Memory Fill                      |
| BI      | Block of Memory Initialize                |
| BM      | Block of Memory Move                      |
| BS      | Block of Memory Search                    |
| BR      | Breakpoint Insert                         |
| BV      | Block of Memory Verify                    |
| CACHE   | Modify Cache State                        |
| CM      | Concurrent Mode                           |
| CNFG    | Configure Board Information Block         |
| CS      | Checksum a Block of data                  |
| CSAR    | PCI Configuration Space READ Access       |
| CSAW    | PCI Configuration Space WRITE Access      |
| DC      | Data Conversion and Expression Evaluation |
| DS      | Disassembler                              |
| DU      | Dump S-Records                            |
| ЕСНО    | Echo String                               |
| ENV     | Set Environment to Bug/Operating System   |
| FORK    | Fork Idle MPU at Address                  |
| FORKWR  | Fork Idle MPU with Registers              |
| G       | "Alias" for "GO" Command                  |
| GD      | Go Direct (Ignore Breakpoints)            |

**Table 4-1. Debugger Commands (Continued)** 

| Command | Description                                               |
|---------|-----------------------------------------------------------|
| GEVBOOT | Global Environment Variable Boot - Bootstrap              |
|         | Operating System                                          |
| GEVDEL  | Global Environment Variable Delete                        |
| GEVDUMP | Global Environment Variable(s) Dump (NVRAM Header + Data) |
| GEVEDIT | Global Environment Variable Edit                          |
| GEVINIT | Global Environment Variable Initialize (NVRAM Header)     |
| GEVSHOW | Global Environment Variable Show                          |
| GN      | Go to Next Instruction                                    |
| GO      | Go Execute User Program                                   |
| GT      | Go to Temporary Breakpoint                                |
| HE      | Help on Command(s)                                        |
| IBM     | Indirect Block Move                                       |
| IDLE    | Idle Master MPU                                           |
| IOC     | I/O Control for Disk                                      |
| IOI     | I/O Inquiry                                               |
| IOP     | I/O Physical to Disk                                      |
| IOT     | I/O "Teach" for Configuring Disk Controller               |
| IRD     | Idle MPU Register Display                                 |
| IRM     | Idle MPU Register Modify                                  |
| IRS     | Idle MPU Register Set                                     |
| LO      | Load S-Records from Host                                  |
| M       | "Alias" for "MM" Command                                  |
| MA      | Macro Define/Display                                      |
| MAE     | Macro Edit                                                |
| MAL     | Enable Macro Expansion Listing                            |
| MAR     | Macro Load                                                |
| MAW     | Macro Save                                                |
| MD      | Memory Display                                            |

**Table 4-1. Debugger Commands (Continued)** 

| Command | Description                                    |
|---------|------------------------------------------------|
| MDS     | Memory Display                                 |
| MENU    | System Menu                                    |
| MM      | Memory Modify                                  |
| MMD     | Memory Map Diagnostic                          |
| MMGR    | Access Memory Manager                          |
| MS      | Memory Set                                     |
| MW      | Memory Write                                   |
| NAB     | Automatic Network Bootstrap Operating System   |
| NAP     | Nap MPU                                        |
| NBH     | Network Bootstrap Operating System and Halt    |
| NBO     | Network Bootstrap Operating System             |
| NIOC    | Network I/O Control                            |
| NIOP    | Network I/O Physical                           |
| NIOT    | I/O "Teach" for Configuring Network Controller |
| NOBR    | Breakpoint Delete                              |
| NOCM    | No Concurrent Mode                             |
| NOMA    | Macro Delete                                   |
| NOMAL   | Disable Macro Expansion Listing                |
| NOPA    | Printer Detach                                 |
| NOPF    | Port Detach                                    |
| NORB    | No ROM Boot                                    |
| NOSYM   | Detach Symbol Table                            |
| NPING   | Network Ping                                   |
| OF      | Offset Registers Display/Modify                |
| PA      | Printer Attach                                 |
| PBOOT   | Bootstrap Operating System                     |
| PF      | Port Format                                    |
| PFLASH  | Program FLASH Memory                           |
| PS      | Put RTC into Power Save Mode                   |

**Table 4-1. Debugger Commands (Continued)** 

| Command | Description                     |
|---------|---------------------------------|
| RB      | ROMboot Enable                  |
| RD      | Register Display                |
| REMOTE  | Remote                          |
| RESET   | Cold/Warm Reset                 |
| RL      | Read Loop                       |
| RM      | Register Modify                 |
| RS      | Register Set                    |
| RUN     | MPU Execution/Status            |
| SD      | Switch Directories              |
| SET     | Set Time and Date               |
| SROM    | SROM Examine/Modify             |
| SYM     | Symbol Table Attach             |
| SYMS    | Symbol Table Display/Search     |
| T       | Trace                           |
| TA      | Terminal Attach                 |
| TIME    | Display Time and Date           |
| TM      | Transparent Mode                |
| TT      | Trace to Temporary Breakpoint   |
| VE      | Verify S-Records Against Memory |
| VER     | Revision/Version Display        |
| WL      | Write Loop                      |



Although a command to allow the erasing and reprogramming of Flash memory is available to you, keep in mind that reprogramming any portion of Flash memory will erase everything currently contained in Flash, including the PPCBug debugger.

#### **Diagnostic Tests**

The PPCBug hardware diagnostics are intended for testing and troubleshooting the MVME2100.

In order to use the diagnostics, you must switch to the diagnostic directory. You may switch between directories by using the **SD** (Switch Directories) command. You may view a list of the commands in the directory that you are currently in by using the **HE** (Help) command.

If you are in the debugger directory, the debugger prompt PPC5-Bug> is displayed, and all of the debugger commands are available. Diagnostics commands cannot be entered at the PPC5-Bug> prompt.

If you are in the diagnostic directory, the diagnostic prompt PPC5-Diag> is displayed, and all of the debugger and diagnostic commands are available.

PPCBug's diagnostic test groups are listed in Table 4-2. Note that not all tests are performed on the MVME2100. Using the **HE** command, you can list the diagnostic routines available in each test group. Refer to the *PPCBug Diagnostics Manual* listed in Appendix A, *Related Documentation* for complete descriptions of the diagnostic routines and instructions on how to invoke them.

**Table 4-2. Diagnostic Test Groups** 

| <b>Test Group</b> | Description                                                 |
|-------------------|-------------------------------------------------------------|
| EPIC              | EPIC Timers Test                                            |
| PHB               | PCI Bridge Revision Test                                    |
| RAM               | RAM Tests (various)                                         |
| HOSTDMA           | DMA Transfer Test                                           |
| RTC               | MK48Txx Real Time Clock Tests                               |
| UART              | Serial Input/Output Tests (Register, IRQ, Baud, & Loopback) |
| Z8536             | Z8536 Counter/Timer Tests*                                  |
| SCC               | Serial Communications Controller (Z85C230) Tests*           |
| PAR8730x          | Parallel Interface (PC8730x) Test*                          |
| KBD8730x          | PC8730x Keyboard/Mouse Tests*                               |
| ISABRDGE          | PCI/ISA Bridge Tests (Register Access & IRQ)                |
| VME3              | VME3 Tests (Register Read & Register Walking Bit)           |
| DEC               | DEC21x43 Ethernet Controller Tests                          |
| CL1283            | Parallel Interface (CL1283) Tests*                          |

**Notes** You may enter command names in either uppercase or lowercase.

> Some diagnostics depend on restart defaults that are set up only in a particular restart mode. Refer to the documentation on a particular diagnostic for the correct mode.

> Test Sets marked with an asterisk (\*) are not available on the MVME2100.

#### **Overview**

You can use the factory-installed debug monitor, PPCBug, to modify certain parameters contained in the MVME2100 Non-Volatile RAM (NVRAM), also known as Battery Backed-up RAM (BBRAM).

- □ The Board Information Block in NVRAM contains various elements concerning operating parameters of the hardware. Use the PPCBug command **CNFG** to change those parameters.
- □ Use the PPCBug command **ENV** to change configurable PPCBug parameters in NVRAM.

The **CNFG** and **ENV** commands are both described in the *PPCBug Firmware Package User's Manual*. Refer to that manual for general information about their use and capabilities.

The following paragraphs present additional information about **CNFG** and **ENV**. Some paragraphs may provide examples of MVME2100 information, but the majority of the information is specific to the generic PPCBug commands and parameters being discussed. Also included, are the parameters that can be configured with the **ENV** command.

5-1

## **CNFG - Configure Board Information Block**

Use this command to display and configure the Board Information Block, which is resident within the NVRAM. This data block contains various elements detailing specific operational parameters of the MVME2100. The structure for the board is shown in the following example:

Board (PWA) Serial Number = MOT00xxxxxxx

Board Identifier = MVME2100

Artwork (PWA) Identifier = 01-W3403FxxC

MPU Clock Speed = 250

Bus Clock Speed = 083

Ethernet Address = 0001AFA0A57

Primary SCSI Identifier = 07

System Serial Number = nnnnnn

System Identifier = Motorola MVME2101

License Identifier = nnnnnnn

The parameters that are quoted are left-justified character (ASCII) strings padded with space characters, and the quotes (") are displayed to indicate the size of the string. Parameters that are not quoted are considered data strings, and data strings are right-justified. The data strings are padded with zeroes if the length is not met.

The Board Information Block is factory-configured before shipment. There is no need to modify block parameters unless the NVRAM is corrupted.

Refer to the *PPCBug Firmware Package User's Manual* for a description of **CNFG** and examples.

#### **ENV - Set Environment**

Use the **ENV** command to view and/or configure interactively all PPCBug operational parameters that are kept in Non-Volatile RAM (NVRAM).

Refer to the *PPCBug Firmware Package User's Manual* for a description of the use of **ENV**. Additional information on registers in the Universe ASIC that affect these parameters is contained in the *MVME2100 Programmer's Reference Guide* listed in Appendix A, *Related Documentation*.

Listed and described below are the parameters that you can configure using **ENV**. The default values shown were those in effect when this publication went to print.

### **Configuring the PPCBug Parameters**

The parameters that can be configured using **ENV** are:

Bug or System environment [B/S] = B?

- Bug is the mode where no system type of support is displayed. However, system-related items are still available. (Default)
- System is the standard mode of operation, and is the default mode if NVRAM should fail. System mode is defined in the *PPCBug Firmware Package User's Manual*.

#### Maximum Memory Usage (Mb, 0=AUTO) = 1?

This parameter specifies the maximum number of megabytes the bug is allowed to use. Allocation begins at the top of physical memory and expands downward as more memory is required until the maximum value is reached.

If a value of zero is specified, memory will continue to be increased as needed until half of the available memory is consumed (i.e. 32Mb in a 64Mb system). This mode is useful for determining the full memory required for a specific configuration. Once this is determined, a hard value may be given to the parameter and it is guaranteed that no memory will be used over this amount.

The default value for this parameter is one.

**Note:** The bug does not automatically acquire all of the memory it is allowed. Rather, it accumulates memory as necessary in one megabyte blocks.

Field Service Menu Enable [Y/N] = N?

- Y Display the field service menu.
- N Do not display the field service menu. (Default)

Remote Start Method Switch [G/M/B/N] = B?

The Remote Start Method Switch is used when the MVME2100 is cross-loaded from another VME-based CPU in order to start execution of the cross-loaded program.

- G Use the Global Control and Status Register to pass and start execution of the cross-loaded program.
- M Use the Multiprocessor Control Register (MPCR) in shared RAM to pass and start execution of the cross-loaded program.
- B Use both the GCSR and the MPCR methods to pass and start execution of the cross-loaded program. (Default)
- N Do not use any Remote Start Method.

Probe System for Supported I/O Controllers [Y/N] = Y?

- Y Accesses will be made to the appropriate system buses (e.g., VMEbus, local MPU bus) to determine the presence of supported controllers. (Default)
- N Accesses will not be made to the VMEbus to determine the presence of supported controllers.

Auto-Initialize of NVRAM Header Enable [Y/N] = Y?

- Y NVRAM (PReP partition) header space will be initialized automatically during board initialization, but only if the PReP partition fails a sanity check. (Default)
- N NVRAM header space will not be initialized automatically during board initialization.

Network PReP-Boot Mode Enable [Y/N] = N?

- Y Enable PReP-style network booting (same boot image from a network interface as from a mass storage device).
- N Do not enable PReP-style network booting. (Default)

Negate VMEbus SYSFAIL\* Always [Y/N] = N?

- Y Negate the VMEbus SYSFAIL\* signal during board initialization.
- N Negate the VMEbus SYSFAIL\* signal after successful completion or entrance into the bug command monitor. (Default)

SCSI Bus Reset on Debugger Startup [Y/N] = N?

- Y Local SCSI bus is reset on debugger setup.
- N Local SCSI bus is not reset on debugger setup.
  (Default)

Primary SCSI Bus Negotiations Type [A/S/N] = A?

- A Asynchronous SCSI bus negotiation. (Default)
- s Synchronous SCSI bus negotiation.
- N None.

Primary SCSI Data Bus Width [W/N] = N?

W Wide SCSI (16-bit bus).

N Narrow SCSI (8-bit bus). (Default)

Secondary SCSI identifier = 07?

Select the identifier. (Default = 07.)

NVRAM Bootlist (GEV.fw-boot-path) Boot Enable [Y/N] = N?

- Give boot priority to devices defined in the *fw-boot-path* global environment variable (GEV).
- N Do not give boot priority to devices listed in the *fw-boot-path* GEV. (Default)

**Note** When enabled, the GEV (Global Environment Variable) boot takes priority over all other boots, including Autoboot and Network Boot.

NVRAM Bootlist (GEV.fw-boot-path) Boot at power-up only [Y/N] = N?

- Y Give boot priority to devices defined in the *fw-boot-path* GEV at power-up reset only.
- N Give power-up boot priority to devices listed in the *fw-boot-path* GEV at any reset. (Default)

NVRAM Bootlist (GEV.fw-boot-path) Boot Abort Delay = 5?

The time (in seconds) that a boot from the NVRAM boot list will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **BREAK** key. The time value is from 0 - 255 seconds. (Default = 5 seconds)

Auto Boot Enable [Y/N] = N?

- Y The Autoboot function is enabled.
- N The Autoboot function is disabled. (Default)

Auto Boot at power-up only [Y/N] = N?

Y Autoboot is attempted at power-up reset only.

N Autoboot is attempted at any reset. (Default)

Auto Boot Scan Enable [Y/N] = Y?

Y If Autoboot is enabled, the Autoboot process attempts to boot from devices specified in the scan list (e.g., FDISK/CDROM/TAPE/HDISK). (Default)

N If Autoboot is enabled, the Autoboot process uses the Controller LUN and Device LUN to boot.

Auto Boot Scan Device Type List = FDISK/CDROM/TAPE/HDISK?

This is the listing of boot devices displayed if the Autoboot Scan option is enabled. If you modify the list, follow the format shown above (uppercase letters, using forward slash as separator).

Auto Boot Controller LUN = 003

Refer to the *PPCBug Firmware Package User's Manual* for a listing of disk/tape controller modules currently supported by PPCBug. (Default = 0x00)

Auto Boot Device LUN = 00?

Refer to the *PPCBug Firmware Package User's Manual* for a listing of disk/tape devices currently supported by PPCBug. (Default = 0x00)

Auto Boot Partition Number = 00?

Which disk "partition" is to be booted, as specified in the PowerPC Reference Platform (PReP) specification. If set to zero, the firmware will search the partitions in order (1, 2, 3, 4) until it finds the first "bootable" partition. That is then the partition that will be booted. Other acceptable values are 1, 2, 3, or 4. In these four cases, the partition specified will be booted without searching.

```
Auto Boot Abort Delay = 7?
```

The time in seconds that the Autoboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **BREAK** key. The time value is from 0 - 255 seconds. (Default = 7 seconds)

```
Auto Boot Default String [NULL for an empty string] = ?
```

You may specify a string (filename) which is passed on to the code being booted. The maximum length of this string is 16 characters. (Default = null string)

```
ROM Boot Enable [Y/N] = N?
```

Y The ROMboot function is enabled.

N The ROMboot function is disabled. (Default)

ROM Boot at power-up only [Y/N] = Y?

Y ROMboot is attempted at power-up only. (Default)

**N** ROMboot is attempted at any reset.

```
ROM Boot Enable search of VMEbus [Y/N] = N?
```

Y VMEbus address space, in addition to the usual areas of memory, will be searched for a ROMboot module.

N VMEbus address space will not be accessed by ROMboot. (Default)

```
ROM Boot Abort Delay = 5?
```

The time (in seconds) that the ROMboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **BREAK** key. The time value is from 0 - 255 seconds. (Default = 5 seconds)

```
ROM Boot Direct Starting Address = FFF00000?
```

The first location tested when PPCBug searches for a ROMboot module. (Default = 0xFFF00000)

ROM Boot Direct Ending Address = FFFFFFC?

The last location tested when PPCBug searches for a ROMboot module. (Default = 0xFFFFFFC)

Network Auto Boot Enable [Y/N] = N?

Y The Network Auto Boot (NETboot) function is enabled.

N The NETboot function is disabled. (Default)

Network Auto Boot at power-up only [Y/N] = N?

Y NETboot is attempted at power-up reset only.

NETboot is attempted at any reset. (Default)

Network Auto Boot Controller LUN = 00?

Refer to the *PPCBug Firmware Package User's Manual* for a listing of network controller modules currently supported by PPCBug. (Default = 0x00)

Network Auto Boot Device LUN = 00?

Refer to the *PPCBug Firmware Package User's Manual* for a listing of network controller modules currently supported by PPCBug. (Default = 0x00)

Network Auto Boot Abort Delay = 5?

The time in seconds that the NETboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the **BREAK** key. The time value is from 0 - 255 seconds. (Default = 5 seconds)

Network Auto Boot Configuration Parameters Offset (NVRAM) = 00001000?

The address where the network interface configuration parameters are to be saved/retained in NVRAM; these parameters are the necessary parameters to perform an unattended network boot. A typical offset might be 0x1000, but this value is application-specific.

Default = 0x00001000.



If you use the **NIOT** debugger command, these parameters need to be saved somewhere in the offset range 0x00001000 through 0x000016F7. The **NIOT** parameters do not exceed 128 bytes in size. The setting of this **ENV** pointer determines their location. If you have used the same space for your own program information or commands, they will be overwritten and lost.

You can relocate the network interface configuration parameters in this space by using the **ENV** command to change the Network Auto Boot Configuration Parameters Offset from its default of 0x00001000 to the value you need to be clear of your data within NVRAM.

Memory Size Enable [Y/N] = Y?

Y Memory will be sized for Self-Test diagnostics.
(Default)

N Memory will not be sized for Self-Test diagnostics.

Memory Size Starting Address = 00000000?

The default Starting Address is 0x00000000.

Memory Size Ending Address = 02000000?

The default Ending Address is the calculated size of local memory. If the memory start is changed from 0x00000000, this value will also need to be adjusted.

DRAM Speed in NANO Seconds = 15?

The default setting for this parameter will vary depending on the speed of the DRAM memory parts installed on the board. The default is set to the slowest speed found on the available banks of DRAM memory.

```
ROM Bank A Access Speed (ns) = 80?
```

This defines the minimum access speed for the Bank A Flash device(s) in nanoseconds.

```
ROM Bank B Access Speed (ns) = 70?
```

This defines the minimum access speed for the Bank B Flash device(s) in nanoseconds.

DRAM Parity Enable [On-Detection/Always/Never - O/A/N] = 0?

- O DRAM parity is enabled upon detection. (Default)
- **A** DRAM parity is always enabled.
- N DRAM parity is never enabled.

**Note** This DRAM Parity Enable parameter also applies to enabling ECC for DRAM.

```
L2 Cache Parity Enable [On-Detection/Always/Never - O/A/N] = O?
```

- O L2 Cache parity is enabled upon detection. (Default)
- A L2 Cache parity is always enabled.
- N L2 Cache parity is never enabled.

```
PCI Interrupts Route Control Registers (PIRQ0/1/2/3) = 0A0B0E0F?
```

Initializes the PIRQx (PCI Interrupts) route control registers in the PIBC (PCI/ISA bus bridge controller). The **ENV** parameter is a 32-bit value that is divided by 4 to yield the values for route control registers PIRQ0/1/2/3. The default is determined by system type.

#### **LED/Serial Startup Diagnostic Codes**

These codes can be displayed at key points in the initialization of the hardware devices. If the debugger fails to come up to a prompt, the last code displayed will indicate how far the initialization sequence had progressed before stalling. The codes are enabled by an **ENV** parameter similar to the following:

```
Serial Startup Code Master Enable [Y/N]=N?
```

A line feed can be inserted after each code is displayed to prevent it from being overwritten by the next code. This is also enabled by an **ENV** parameter:

```
Serial Startup Code LF Enable [Y/N]=N?
```

The list of LED/serial codes is included in the section on MPU, Hardware, and Firmware Initialization in the PPCBug Firmware Package User's Manual, as listed in Appendix A, Related Documentation.

#### Configuring the VMEbus Interface

**ENV** asks the following series of questions to set up the VMEbus interface for the MVME2100. To perform this configuration, you should have a working knowledge of the Universe ASIC as described in your MVME2100 Programmer's Reference Guide.

```
VME3PCI Master Master Enable [Y/N] = Y?
```

Y Set up and enable the VMEbus Interface. (Default)

N Do not set up or enable the VMEbus Interface.

```
PCI Slave Image 0 Control = 00000000?
```

The configured value is written into the LSIO\_CTL register of the Universe chip.

```
PCI Slave Image 0 Base Address Register = 00000000?
```

The configured value is written into the LSIO\_BS register of the Universe chip.

```
PCI Slave Image 0 Bound Address Register = 00000000?
```

The configured value is written into the LSI0\_BD register of the Universe chip.

```
PCI Slave Image 0 Translation Offset = 00000000?
```

The configured value is written into the LSI0\_TO register of the Universe chip.

PCI Slave Image 1 Control = C0820000?

The configured value is written into the LSI1\_CTL register of the Universe chip.

PCI Slave Image 1 Base Address Register = 81000000?

The configured value is written into the LSI1\_BS register of the Universe chip.

PCI Slave Image 1 Bound Address Register = A0000000?

The configured value is written into the LSI1\_BD register of the Universe chip.

PCI Slave Image 1 Translation Offset = 80000000?

The configured value is written into the LSI1\_TO register of the Universe chip.

PCI Slave Image 2 Control = C0410000?

The configured value is written into the LSI2\_CTL register of the Universe chip.

PCI Slave Image 2 Base Address Register = A0000000?

The configured value is written into the LSI2\_BS register of the Universe chip.

PCI Slave Image 2 Bound Address Register = A2000000?

The configured value is written into the LSI2\_BD register of the Universe chip.

PCI Slave Image 2 Translation Offset = 500000000?

The configured value is written into the LSI2\_TO register of the Universe chip.

PCI Slave Image 3 Control = C0400000?

The configured value is written into the LSI3\_CTL register of the Universe chip.

PCI Slave Image 3 Base Address Register = AFFF0000?

The configured value is written into the LSI3\_BS register of the Universe chip.

PCI Slave Image 3 Bound Address Register = B0000000?

The configured value is written into the LSI3\_BD register of the Universe chip.

PCI Slave Image 3 Translation Offset = 50000000?

The configured value is written into the LSI3\_TO register of the Universe chip.

VMEbus Slave Image 0 Control = E0F20000?

The configured value is written into the VSI0\_CTL register of the Universe chip.

VMEbus Slave Image 0 Base Address Register = 00000000?

The configured value is written into the VSI0\_BS register of the Universe chip.

VMEbus Slave Image 0 Bound Address Register = (Local DRAM Size)?

The configured value is written into the VSI0\_BD register of the Universe chip. The value is the same as the Local Memory Found number already displayed.

VMEbus Slave Image 0 Translation Offset = 00000000?

The configured value is written into the VSI0\_TO register of the Universe chip.

VMEbus Slave Image 1 Control = 00000000?

The configured value is written into the VSI1\_CTL register of the Universe chip.

VMEbus Slave Image 1 Base Address Register = 00000000?

The configured value is written into the VSI1\_BS register of the Universe chip.

VMEbus Slave Image 1 Bound Address Register = 00000000?

The configured value is written into the VSI1\_BD register of the Universe chip.

VMEbus Slave Image 1 Translation Offset = 00000000?

The configured value is written into the VSI1\_TO register of the Universe chip.

VMEbus Slave Image 2 Control = 00000000?

The configured value is written into the VSI2\_CTL register of the Universe chip.

VMEbus Slave Image 2 Base Address Register = 00000000?

The configured value is written into the VSI2\_BS register of the Universe chip.

VMEbus Slave Image 2 Bound Address Register = 00000000?

The configured value is written into the VSI2\_BD register of the Universe chip.

VMEbus Slave Image 2 Translation Offset = 00000000?

The configured value is written into the VSI2\_TO register of the Universe chip.

VMEbus Slave Image 3 Control = 00000000?

The configured value is written into the VSI3\_CTL register of the Universe chip.

VMEbus Slave Image 3 Base Address Register = 00000000?

The configured value is written into the VSI3\_BS register of the Universe chip.

VMEbus Slave Image 3 Bound Address Register = 00000000?

The configured value is written into the VSI3\_BD register of the Universe chip.

VMEbus Slave Image 3 Translation Offset = 00000000?

The configured value is written into the VSI3\_TO register of the Universe chip.

PCI Miscellaneous Register = 10000000?

The configured value is written into the LMISC register of the Universe chip.

Special PCI Slave Image Register = 00000000?

The configured value is written into the SLSI register of the Universe chip.

Master Control Register = 80C00000?

The configured value is written into the MAST\_CTL register of the Universe chip.

Miscellaneous Control Register = 52060000?

The configured value is written into the MISC\_CTL register of the Universe chip.

User AM Codes = 00000000?

The configured value is written into the USER\_AM register of the Universe chip.

#### **Firmware Command Buffer**

Firmware Command Buffer Enable = N?

- Y Enables Firmware Command Buffer execution.
- N Disables Firmware Command Buffer execution (Default).

Firmware Command Buffer Delay = 5?

Defines the number of seconds to wait before firmware begins executing the startup commands in the startup command buffer. During this delay, you may press any key to prevent the execution of the startup command buffer.

The default value of this parameter causes a startup delay of 5 seconds.

Firmware Command Buffer:

['NULL' terminates entry]?

The Firmware Command Buffer contents contain the BUG commands which are executed upon firmware startup.

BUG commands you will place into the command buffer should be typed just as you enter the commands from the command line.

The string 'NULL' on a new line terminates the command line entries.

All BUG commands except for the following may be used within the command buffer: DU, ECHO, LO, TA, VE.

**Note** Interactive editing of the startup command buffer is not supported. If changes are needed to an existing set of startup commands, a new set of commands with changes must be reentered.

# **Related Documentation**



# **Motorola Computer Group Documents**

The Motorola publications listed below are referenced in this manual. You can obtain paper or electronic copies of Motorola Computer Group publications by:

- Contacting your local Motorola sales office
- □ Visiting MCG's World Wide Web literature site http://www.motorola.com/computer/literature

**Table A-1. Motorola Computer Group Documents** 

| Document Title                                               | Motorola<br>Publication Number |
|--------------------------------------------------------------|--------------------------------|
| MVME2100 Single Board Computer Programmer's Reference Manual | V2100A/PG                      |
| PPCBug User's Manual, Part 1                                 | PPCBUGA1/UM                    |
| PPCBug User's Manual, Part 2                                 | PPCBUGA2/UM                    |
| PPCBug Diagnostics Users Manual                              | PPCDIAA/UM                     |
| PMCspan PMC Adapter Carrier Board Installation and Use       | PMCSPANA/IH                    |

### Manufacturers' Documents

For additional information, refer to the following table for manufacturers' data sheets or user's manuals. For your convenience, a source for the listed document is also provided.

Note

In many cases, the information is preliminary and the revision levels of the documents are subject to change without notice.

Table A-2. Manufacturers' Documents

| Document Title                                                                                                                                                                                                                | Publication<br>Number        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| MPC8240 Integrated Processor User's Manual Motorola Literature Distribution Center Telephone: (800) 441-2447 or (303) 675-2140 WebSite: http://e-www.motorola.com/webapp/DesignCenter/ E-mail: ldcformotorola@hibbertco.com   | MPC8240UM/D                  |
| PowerPC 603 RISC Microprocessor User's Manual Motorola Literature Distribution Center Telephone: (800) 441-2447 or (303) 675-2140 WebSite: http://e-www.motorola.com/webapp/DesignCenter/E-mail: ldcformotorola@hibbertco.com | MPC603EUM/AD                 |
| IBM Microelectronics PowerPC603/EM603e User Manual PowerPC604e User Manual Web Site: http://www.chips.ibm.com/techlib/products/powerpc/manuals                                                                                | G522-0297-00<br>G522-0330-00 |
| Universe II User Manual Tundra Semiconductor Corporation 603 March Road, Kanata, ON, Canada K2K 2M5 1-800-267-7231, (613) 592-0714 Fax: (613) 592-1320 http://www.tundra.com/page.cfm?tree_id=100008#Universe II (CA91C142)   | 8091142_MD300_01.pdf         |

Table A-2. Manufacturers' Documents (Continued)

| Document Title                                                                                                                                                                                                     | Publication<br>Number |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| TL16C550C Universal Asynchronous Receiver/Transmitter (UART) Texas Instruments Dallas, Texas http://www.ti.com                                                                                                     | SLLS177C              |
| LXT970 Fast Ethernet Transceiver Intel Corporation (previously, Level One Communications, Inc.) 9760 Goethe Road Sacramento, CA 95827 http://developer.intel.com/design/network/products/lan/docs/LXT970A_docs.htm | N/A                   |
| AT24C01A/02/04/08/16 2-Wire Serial CMOS E <sup>2</sup> PROM Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 (408) 441-0311 http://www.atmel.com/atmel/support/                                           | AT24C04               |
| M48T59Y CMOS 8Kx8 Timekeeper SRAM<br>ST Microelectronics<br>(formerly, SGS Thomson Microelectronics)<br>1000 East Bell Road<br>Phoenix, AZ 85022<br>http://eu.st.com/stonline/index.shtml                          | M48T59Y               |
| Intel Corporation (previously, DIGITAL Semiconductor 21143) PCI/CardBus 10/100-Mb/s Ethernet LAN Controller, Hardware Reference Manual http://developer.intel.com/design/network/manuals/278074.htm                | 27807401.pdf          |

Table A-2. Manufacturers' Documents (Continued)

| Document Title                                                                                                                                                                       | Publication<br>Number |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Intel Corporation (previously, DIGITAL Semiconductor 21143) PCI/CardBus 10/100-Mb/s Ethernet LAN Controller Data Sheet http://developer.intel.com/design/network/datashts/278074.htm | N/A                   |

# **Related Specifications**

For additional information, refer to the following table for related specifications. For your convenience, a source for the listed document is also provided.

**Note** 

In many cases, the information is preliminary and the revision levels of the documents are subject to change without notice.

Table A-3. Related Specifications

| Document Title and Source                                                                                                                                                                                                                                                                                                         | Publication<br>Number          |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|
| IEEE - PCI Mezzanine Card Specification (PMC)                                                                                                                                                                                                                                                                                     | P1386.1 Draft 2.0              |  |
| Institute of Electrical and Electronics Engineers, Inc. Publication and Sales Department 345 East 47th Street New York, New York 10017-21633 Telephone: 1-800-678-4333                                                                                                                                                            |                                |  |
| http://standards.ieee.org/catalog/                                                                                                                                                                                                                                                                                                |                                |  |
| Peripheral Component Interconnect (PCI) Local Bus Specification, Revision 2.0, 2.1, 2.2 PCI Special Interest Group P.O. Box 14070 Portland, Oregon 97214-4070 Marketing/Help Line Telephone: (503) 696-6111 Document/Specification Ordering Telephone: 1-800-433-5177or (503) 797-4207 FAX: (503) 234-6762 http://www.pcisig.com/ | PCI Local Bus<br>Specification |  |
| Intelligent I/O (I <sub>2</sub> O) Architecture Specification Version 1.5 March 1997 I <sub>2</sub> O Special Interest Group 404 Balboa Street San Francisco, CA 94118 Voice: 415-750-8352 Fax: 415-751-4829                                                                                                                      | N/A                            |  |

Table A-3. Related Specifications (Continued) (Continued)

| Document Title and Source           | Publication<br>Number |
|-------------------------------------|-----------------------|
| PC•MIP Specification                | VITA 29 Draft 0.9a    |
| VITA Standards Organization         |                       |
| 7825 East Gelding Drive,            |                       |
| Suite 104, Scottsdale AZ            |                       |
| 85260                               |                       |
| http://www.vita.com/                |                       |
| PCI Mezzanine Card Specification    | P1386.1               |
| IEEE Standards Department           | Draft 2.0             |
| 445 Hoes Lane                       |                       |
| P.O Box 1331                        |                       |
| Piscataway, NJ 08855-1331           |                       |
| http://standards.ieee.org/catalog/  |                       |
| Common Mezzanine Card Specification | P1386                 |
| IEEE Standards Department           | Draft 2.0             |
| 445 Hoes Lane                       |                       |
| P.O Box 1331                        |                       |
| Piscataway, NJ 08855-1331           |                       |
| http://standards.ieee.org/catalog/  |                       |
| PCI Interface Specification Rev 2.1 | PCI Rev 2.1           |
| PCI Special Interest Group          |                       |
| 503-696-2000                        |                       |
| http://www.pcisig.com/              |                       |

# **Specifications**



## **Specifications**

This appendix provides general board specifications for the MVME2100 including mechanical, electrical and environmental specifications. It also provides a section on EMC compliance, and a section on Thermal Validation, including a listing of thermally significant components.

#### **Mechanical Characteristics**

The mechanical outline of the MVME2100 SBC conforms to the dimensions of a standard 6U VMEbus form factor.

#### **Electrical Characteristics**

The estimated power requirements for the MVME2100 are as follows:

Table B-1. Power Requirements for the MVME2100

| Configuration        | +5V Power    | +12V Power | -12V Power |
|----------------------|--------------|------------|------------|
| 250 MHz Processor    | 2.5A typical | N/A        | N/A        |
| 83.33 MHz Memory bus | 3.5A maximum | N/A        | N/A        |

#### **Notes**

The power requirement listed for the MVME2100 does not include the power requirements for the PMC or PC•MIP slots. The PMC specification allows for 7.5 watts per PMC slot. The PC•MIP specification does not limit maximum power per slot. A total of 15 watts can be drawn from any combination of the four voltage sources provided by the MVME2100: +3.3V, +5V, +12V, and -12V.

#### **Environmental Characteristics**

Table B-2. MVME2100 Environmental Specifications

| Characteristics   |                           | Specifications                                                                                                                                      |  |
|-------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Temperature       | Operating<br>Nonoperating | 0° C to 55°C (32° F to 131° F) (Inlet air temperature with 250 LFM minimum airflow) -40° C to 70°C (32° F to 148° F)                                |  |
| Relative Humidity | Operating Nonoperating    | 5% to 90% (noncondensing)<br>5% to 95% (noncondensing                                                                                               |  |
| Vibration         | Operating<br>Nonoperating | 1.0 G sine sweep; 5.0 - 200 Hz; 0.25 octaves/min<br>0.5 G sine sweep; 5 - 50 Hz; 0.1 octaves/min<br>3.0 G sine sweep; 50 - 500 Hz; 0.25 octaves/min |  |

## **EMC Compliance**

The MVME2100 was tested in an EMC compliant chassis and meets the requirements for Class B equipment. Compliance was achieved under the following conditions:

- ☐ Shielded cables on all external I/O ports.
- □ Cable shields connected to chassis ground via metal shell connectors bonded to a conductive module front panel.
- □ Conductive chassis rails connected to chassis ground. This provides the path for connecting shields to earth ground.
- □ Front panel screws properly tightened.
- □ All peripherals were EMC-compliant

For minimum RF emissions, it is essential that the conditions above be implemented. Failure to do so could compromise the EMC compliance of the equipment containing the module.

The MVME2100 is a board level product and meant to be used in standard VME applications. As such, it is the responsibility of the OEM to meet the regulatory guidelines as determined by its application.

All external I/O connectors are shielded to aid in meeting EMC emissions standards. MVME2100 boards are tested in an MCG chassis for EMC compliance.

#### **Thermal Validation**

Board component temperatures are affected by ambient temperature, air flow, board electrical operation, and software operation. In order to evaluate the thermal performance of a circuit board assembly, it is necessary to test the board under actual operating conditions. These operating conditions vary depending on system design.

While Motorola Computer Group performs thermal analysis in a representative system to verify operation within specified ranges (see Table B-3 on page B-5), you should evaluate the thermal performance of the board in your application.

This appendix provides systems integrators with information which can be used to conduct thermal evaluations of the board in their specific system configuration. It identifies thermally significant components and lists the corresponding maximum allowable component operating temperatures. It also provides example procedures for component-level temperature measurements.

#### **Thermally Significant Components**

Table B-3 on page B-5 summarizes components that exhibit significant temperature rises. These are the components that should be monitored in order to assess thermal performance. The table also supplies the component reference designator and the maximum allowable operating temperature.

You can find components on the board by their reference designators as shown in Figure B-1 and Figure B-2. Versions of the board that are not fully populated may not contain some of these components.

The preferred measurement location for a component may be *junction*, *case*, or *air* as specified in the table. Junction temperature refers to the temperature measured by an on-chip thermal device. Case temperature refers to the temperature at the top, center surface of the component. Air temperature refers to the ambient temperature near the component.

**Table B-3. Thermally Significant Components** 

| Component<br>Location | General Description    | Maximum<br>Allowable<br>Temperature<br>(Degrees C) | Measurement<br>Location<br>(Junction, Case<br>or Air) |
|-----------------------|------------------------|----------------------------------------------------|-------------------------------------------------------|
| U9                    | PPC8240, 250MHz        | 105                                                | Junction                                              |
| U20                   | Intel 21143            | 70                                                 | Ambient                                               |
| U19                   | Level One LXT970ATC    | 110                                                | Case                                                  |
| U22                   | Tundra Universe 2      | 125                                                | Junction                                              |
| U3                    | DRAM NEC D4564         | 70                                                 | Ambient                                               |
| U25                   | Lattice isp2032V       | 70                                                 | Ambient                                               |
| U1                    | AMD L160BT80VC         | 70                                                 | Ambient                                               |
| U6                    | P15C 16245A            | 80                                                 | Ambient                                               |
| U57                   | Lattice 2064V 100LT100 | 70                                                 | Ambient                                               |



Figure B-1. Thermally Significant Components (Primary Side)



Figure B-2. Thermally Significant Components (Secondary Side)

## **Component Temperature Measurement**

The following sections outline general temperature measurement methods. For the specific types of measurements required for thermal evaluation of this board, see Table B-3.

#### **Preparation**

We recommend 40 AWG (American Wire Gauge) thermocouples for all thermal measurements. Larger gauge thermocouples can wick heat away from the components and disturb air flowing past the board.

Allow the board to reach thermal equilibrium before taking measurements. Most circuit boards will reach thermal equilibrium within 30 minutes. After the warm up period, monitor a small number of components over time to assure that equilibrium has been reached.

#### **Measuring Junction Temperature**

Some components have an on-chip thermal measuring device such as a thermal diode. For instructions on measuring temperatures using the on-board device, refer to the *MVME2100 Programmer's Reference Guide* and to the component manufacturer's documentation listed in Appendix A, *Related Documentation*.

#### **Measuring Case Temperature**

Measure the case temperature at the center of the top of the component. Make sure there is good thermal contact between the thermocouple junction and the component. We recommend you use a thermally conductive adhesive such as Loctite 384.

If components are covered by mechanical parts such as heatsinks, you will need to machine these parts to route the thermocouple wire. Make sure that the thermocouple junction contacts *only* the electrical component. Also make sure that heatsinks lay flat on electrical components. The following figure shows one method of machining a heatsink base to provide a thermocouple routing path.

В

Note

Machining a heatsink base reduces the contact area between the heatsink and the electrical component. You can partially compensate for this effect by filling the machined areas with thermal grease. The grease should not contact the thermocouple junction.





Figure B-3. Mounting a Thermocouple Under a Heatsink

### **Measuring Local Air Temperature**

Measure local component ambient temperature by placing the thermocouple downstream of the component. This method is conservative since it includes heating of the air by the component. The following figure illustrates one method of mounting the thermocouple.



Figure B-4. Measuring Local Air Temperature

# **Connector Pin Assignments**



#### Introduction

This chapter provides information on pin assignments for various connectors on board the MVME2100 Single Board Computer.

#### **VMEbus Connectors**

VMEbus connectors P1 and P2 are the 160-pin DIN type. Connector P1 provides power and VME signals for 24-bit address and 16-bit data. The pin assignments for this connector are specified by the IEEE P1014-1987 VMEbus Specification and the VME64 Extension Standard.

Row B of connector P2 provides power to the MVME2100, the upper 8 VMEbus address lines, and additional 16 VMEbus data lines. Rows A, C, Z, and D provide power and interface signals for the Type I PC-MIP and/or PMC mezzanine boards. The pin assignments for connector P2 are as follows:

Table C-1. P2 Connector Pin Assignment

| Pin | Row Z          | Row A         | Row B | Row C         | Row D          |
|-----|----------------|---------------|-------|---------------|----------------|
| 1   | PCMIP2 (P3-59) | PMC1(J14-2)   | +5V   | PMC1(J14-1)   | PCMIP2(P3-60)  |
| 2   | GND            | PMC1 (J14-4)  | GND   | PMC1 (J14-3)  | PCMIP2 (P3-57) |
| 3   | PCMIP2 (P3-55) | PMC1 (J14-6)  | NC    | PMC1 (J14-5)  | PCMIP2 (P3-56) |
| 4   | GND            | PMC1 (J14-8)  | VA24  | PMC1 (J14-7)  | PCMIP2 (P3-54) |
| 5   | PCMIP2 (P3-51) | PMC1 (J14-10) | VA25  | PMC1 (J14-9)  | PCMIP2 (P3-52) |
| 6   | GND            | PMC1 (J14-12) | VA26  | PMC1 (J14-11) | PCMIP2 (P3-49) |
| 7   | PCMIP2 (P3-47) | PMC1 (J14-14) | VA27  | PMC1 (J14-13) | PCMIP2 (P3-48) |
| 8   | GND            | PMC1 (J14-16) | VA28  | PMC1 (J14-15) | PCMIP2 (P3-46) |
| 9   | PCMIP2 (P3-43) | PMC1 (J14-18) | VA29  | PMC1 (J14-17) | PCMIP2 (P3-44) |

Table C-1. P2 Connector Pin Assignment (Continued)

| Pin | Row Z          | Row A         | Row B | Row C         | Row D          |
|-----|----------------|---------------|-------|---------------|----------------|
| 10  | GND            | PMC1 (J14-20) | VA30  | PMC1 (J14-19) | PCMIP2 (P3-41) |
| 11  | PCMIP2 (P3-39) | PMC1 (J14-22) | VA31  | PMC1 (J14-21) | PCMIP2 (P3-40) |
| 12  | GND            | PMC1 (J14-24) | GND   | PMC1 (J14-23) | PCMIP2 (P3-38) |
| 13  | PCMIP2 (P3-35) | PMC1 (J14-26) | +5V   | PMC1 (J14-25) | PCMIP2 (P3-36) |
| 14  | GND            | PMC1 (J14-28) | VD16  | PMC1 (J14-27) | PCMIP2 (P3-33) |
| 15  | PCMIP2 (P3-31) | PMC1 (J14-30) | VD17  | PMC1 (J14-29) | PCMIP2 (P3-32) |
| 16  | GND            | PMC1 (J14-32) | VD18  | PMC1 (J14-31) | PCMIP2 (P3-30) |
| 17  | PCMIP2 (P3-27) | PMC1(J14-34)  | VD19  | PMC1 (J14-33) | PCMIP2 (P3-28) |
| 18  | GND            | PMC1 (J14-36) | VD20  | PMC1 (J14-35) | PCMIP2 (P3-25) |
| 19  | PCMIP2 (P3-23) | PMC1 (J14-38) | VD21  | PMC1 (J14-37) | PCMIP2 (P3-24) |
| 20  | GND            | PMC1 (J14-40) | VD22  | PMC1 (J14-39) | PCMIP2 (J3-22) |
| 21  | PCMIP2 (J3-19) | PMC1 (J14-42) | VD23  | PMC1 (J14-41) | PCMIP2 (J3-20) |
| 22  | GND            | PMC1 (J14-44) | GND   | PMC1 (J14-43) | PCMIP2 (J3-17) |
| 23  | PCMIP2 (J3-15) | PMC1 (J14-46) | VD24  | PMC1 (J14-45) | PCMIP2 (J3-16) |
| 24  | GND            | PMC1 (J14-48) | VD25  | PMC1 (J14-47) | PCMIP2 (J3-14) |
| 25  | PCMIP2 (J3-11) | PMC1 (J14-50) | VD26  | PMC1 (J14-49) | PCMIP2 (J3-12) |
| 26  | GND            | PMC1 (J14-52) | VD27  | PMC1 (J14-51) | PCMIP2 (J3-9)  |
| 27  | PCMIP2 (J3-7)  | PMC1 (J14-54) | VD28  | PMC1 (J14-53) | PCMIP2 (J3-8)  |
| 28  | GND            | PMC1 (J14-56) | VD29  | PMC1 (J14-55) | PCMIP2 (J3-6)  |
| 29  | PCMIP2 (J3-3)  | PMC1 (J14-58) | VD30  | PMC1 (J14-57) | PCMIP2 (J3-4)  |
| 30  | GND            | PMC1 (J14-60) | VD31  | PMC1 (J14-59) | PCMIP2 (J3-2)  |
| 31  | PCMIP2 (J3-1)  | PMC1 (J14-62) | GND   | PMC1 (J14-61) | GND            |
| 32  | GND            | PMC1 (J14-64) | +5V   | PMC1 (J14-63) | NC             |

#### **PC•MIP PCI Interface Connectors**

There are two 64-pin SMT connectors on the MVME2100 for each of the four PC•MIP board slots that are used to provide a 32-bit PCI interface for the optional add-on PC•MIP boards. The pin assignments are as follows:

Table C-2. PC•MIP P1/P2 Pin Assignments

| Pin | P1      |       | Pin | Pin | P2     |        | Pin |
|-----|---------|-------|-----|-----|--------|--------|-----|
| 1   | RSVD    | RSVD  | 2   | 1   | RSVD   | RSVD   | 2   |
| 3   | RSVD    | RSVD  | 4   | 3   | RSVD   | RSVD   | 4   |
| 5   | -12V    | TRST# | 6   | 5   | +5V    | +5V    | 6   |
| 7   | TCK     | +12V  | 8   | 7   | +5V    | +5V    | 8   |
| 9   | GND     | TMS   | 10  | 9   | REQ64# | ACK64# | 10  |
| 11  | TDO     | TDI   | 12  | 11  | +3.3V  | +3.3V  | 12  |
| 13  | +5V     | +5V   | 14  | 13  | AD00   | AD01   | 14  |
| 15  | +5V     | INTA# | 16  | 15  | AD02   | GND    | 16  |
| 17  | INTB#   | INTC# | 18  | 17  | GND    | AD03   | 18  |
| 19  | INTD#   | +5V   | 20  | 19  | AD04   | AD05   | 20  |
| 21  | PRSNT1# | RSVD  | 22  | 21  | AD06   | +3.3V  | 22  |
| 23  | RSVD    | +3.3V | 24  | 23  | +3.3V  | AD07   | 24  |
| 25  | PRSNT2# | RSVD  | 26  | 25  | C/BE0# | AD08   | 26  |
| 27  | GND     | GND   | 28  | 27  | GND    | GND    | 28  |
| 29  | RSVD    | RSVD  | 30  | 29  | AD09   | M66EN  | 30  |
| 31  | GND     | RST#  | 32  | 31  | GND    | AD10   | 32  |
| 33  | CLK     | +3.3V | 34  | 33  | AD11   | AD12   | 34  |
| 35  | GND     | GNT#  | 36  | 35  | AD13   | GND    | 36  |
| 37  | REQ#    | GND   | 38  | 37  | +3.3V  | AD14   | 38  |
| 39  | +3.3V   | RSVD  | 40  | 39  | AD15   | C/BE1# | 40  |
| 41  | AD31    | AD30  | 42  | 41  | PAR    | +3.3V  | 42  |
| 43  | AD29    | +3.3V | 44  | 43  | GND    | SERR#  | 44  |

Table C-2. PC•MIP P1/P2 Pin Assignments (Continued)

| 45 | GND    | AD28  | 46 | 45 | SBO#   | +3.3V   | 46 |
|----|--------|-------|----|----|--------|---------|----|
| 47 | AD27   | AD26  | 48 | 47 | SDONE  | PERR#   | 48 |
| 49 | AD25   | GND   | 50 | 49 | +3.3V  | LOCK#   | 50 |
| 51 | +3.3V  | AD24  | 52 | 51 | STOP#  | GND     | 52 |
| 53 | C/BE3# | IDSEL | 54 | 53 | GND    | DEVSEL# | 54 |
| 55 | AD23   | +3.3V | 56 | 55 | TRDY#  | +3.3V   | 56 |
| 57 | GND    | AD22  | 58 | 57 | GND    | IRDY#   | 58 |
| 59 | AD21   | AD20  | 60 | 59 | FRAME# | GND     | 60 |
| 61 | AD19   | GND   | 62 | 61 | +3.3V  | C/BE2#  | 62 |
| 63 | +3.3V  | AD18  | 64 | 63 | AD16   | AD17    | 64 |

### PC•MIP User Defined I/O Connectors

There is one 64-pin SMT connector on the MVME2100 for the PC•MIP Type I board slot that is used to provide a user defined interface for the PC•MIP Type I board in Slot 2. The pin assignments are as follows:

Table C-3. PC•MIP Slot 2 User Defined I/O Connector P3
Pin Assignments

| Pin | PC-MIP Slot 2 User Defined I/O P3 |                    |    |
|-----|-----------------------------------|--------------------|----|
| 1   | PC-MIP IO (P2-Z31)                | PC-MIP IO (P2-D30) | 2  |
| 3   | PC-MIP IO (P2-Z29)                | PC-MIP IO (P2-D29) | 4  |
| 5   | GND                               | PC-MIP IO (P2-D28) | 6  |
| 7   | PC-MIP IO (P2-Z27)                | PC-MIP IO (P2-D27) | 8  |
| 9   | PC-MIP IO (P2-D26)                | GND                | 10 |
| 11  | PC-MIP IO (P2-Z25)                | PC-MIP IO (P2-D25) | 12 |
| 13  | GND                               | PC-MIP IO (P2-D24) | 14 |
| 15  | PC-MIP IO (P2-Z23)                | PC-MIP IO (P2-D23) | 16 |
| 17  | PC-MIP IO (P2-D22)                | GND                | 18 |
| 19  | PC-MIP IO (P2-Z21)                | PC-MIP IO (P2-D21) | 20 |
| 21  | GND                               | PC-MIP IO (P2-D20) | 22 |
| 23  | PC-MIP IO (P2-Z19)                | PC-MIP IO (P2-D19) | 24 |
| 25  | PC-MIP IO (P2-D18)                | GND                | 26 |
| 27  | PC-MIP IO (P2-Z17)                | PC-MIP IO (P2-D17) | 28 |
| 29  | GND                               | PC-MIP IO (P2-D16) | 30 |
| 31  | PC-MIP IO (P2-Z15)                | PC-MIP IO (P2-D15) | 32 |
| 33  | PC-MIP IO (P2-D14)                | GND                | 34 |
| 35  | PC-MIP IO (P2-Z13)                | PC-MIP IO (P2-D13) | 36 |
| 37  | GND                               | PC-MIP IO (P2-D12) | 38 |
| 39  | PC-MIP IO (P2-Z11)                | PC-MIP IO (P2-D11) | 40 |
| 41  | PC-MIP IO (P2-D10)                | GND                | 42 |

Table C-3. PC•MIP Slot 2 User Defined I/O Connector P3
Pin Assignments (Continued)

| Pin | PC-MIP Slot       | PC-MIP Slot 2 User Defined I/O P3 |    |  |
|-----|-------------------|-----------------------------------|----|--|
| 43  | PC-MIP IO (P2-Z9) | PC-MIP IO (P2-D9)                 | 44 |  |
| 45  | GND               | PC-MIP IO (P2-D8)                 | 46 |  |
| 47  | PC-MIP IO (P2-Z7) | PC-MIP IO (P2-D7)                 | 48 |  |
| 49  | PC-MIP IO (P2-D6) | GND                               | 50 |  |
| 51  | PC-MIP IO (P2-Z5) | PC-MIP IO (P2-D5)                 | 52 |  |
| 53  | GND               | PC-MIP IO (P2-D4)                 | 54 |  |
| 55  | PC-MIP IO (P2-Z3) | PC-MIP IO (P2-D3)                 | 56 |  |
| 57  | PC-MIP IO (P2-D2) | GND                               | 58 |  |
| 59  | PC-MIP IO (P2-Z1) | PC-MIP IO (P2-D1)                 | 60 |  |
| 61  | Not Connected     | Not Connected                     | 62 |  |
| 63  | Not Connected     | Not Connected                     | 64 |  |

## PCI Mezzanine Card (PMC) PCI Interface Connectors

There are two 64-pin SMT connectors on the MVME2100 to provide a 32-bit PCI interface for one optional add-on PCI Mezzanine Card (PMC). The pin assignments are as follows:

Table C-4. PMC Connector J11/J12 Pin Assignments

| Pin | J1        | 1        | Pin | Pin | J        | 12        | Pin |
|-----|-----------|----------|-----|-----|----------|-----------|-----|
| 1   | TCK       | -12V     | 2   | 1   | +12V     | TRST#     | 2   |
| 3   | GND       | INTA#    | 4   | 3   | TMS      | TDO       | 4   |
| 5   | INTB#     | INTC#    | 6   | 5   | TDI      | GND       | 6   |
| 7   | PMCPRSNT# | +5V      | 8   | 7   | GND      | Not Used  | 8   |
| 9   | INTD#     | Not Used | 10  | 9   | Not Used | Not Used  | 10  |
| 11  | GND       | Not Used | 12  | 11  | Pull-up  | +3.3V     | 12  |
| 13  | CLK       | GND      | 14  | 13  | RST#     | Pull-down | 14  |

Table C-4. PMC Connector J11/J12 Pin Assignments (Continued)

| Pin | J         | 11      | Pin | Pin | ,        | J12       | Pin |
|-----|-----------|---------|-----|-----|----------|-----------|-----|
| 15  | GND       | PMCGNT# | 16  | 15  | +3.3V    | Pull-down | 16  |
| 17  | PMCREQ#   | +5V     | 18  | 17  | Not Used | GND       | 18  |
| 19  | +5V (Vio) | AD31    | 20  | 19  | AD30     | AD29      | 20  |
| 21  | AD28      | AD27    | 22  | 21  | GND      | AD26      | 22  |
| 23  | AD25      | GND     | 24  | 23  | AD24     | +3.3V     | 24  |
| 25  | GND       | C/BE3#  | 26  | 25  | IDSEL    | AD23      | 26  |
| 27  | AD22      | AD21    | 28  | 27  | +3.3V    | AD20      | 28  |
| 29  | AD19      | +5V     | 30  | 29  | AD18     | GND       | 30  |
| 31  | +5V (Vio) | AD17    | 32  | 31  | AD16     | C/BE2#    | 32  |
| 33  | FRAME#    | GND     | 34  | 33  | GND      | Not Used  | 34  |
| 35  | GND       | IRDY#   | 36  | 35  | TRDY#    | +3.3V     | 36  |
| 37  | DEVSEL#   | +5V     | 38  | 37  | GND      | STOP#     | 38  |
| 39  | GND       | LOCK#   | 40  | 39  | PERR#    | GND       | 40  |
| 41  | SDONE#    | SBO#    | 42  | 41  | +3.3V    | SERR#     | 42  |
| 43  | PAR       | GND     | 44  | 43  | C/BE1#   | GND       | 44  |
| 45  | +5V (Vio) | AD15    | 46  | 45  | AD14     | AD13      | 46  |
| 47  | AD12      | AD11    | 48  | 47  | GND      | AD10      | 48  |
| 49  | AD09      | +5V     | 50  | 49  | AD08     | +3.3V     | 50  |
| 51  | GND       | C/BE0#  | 52  | 51  | AD07     | Not Used  | 52  |
| 53  | AD06      | AD05    | 54  | 53  | +3.3V    | Not Used  | 54  |
| 55  | AD04      | GND     | 56  | 55  | Not Used | GND       | 56  |
| 57  | +5V (Vio) | AD03    | 58  | 57  | Not Used | Not Used  | 58  |
| 59  | AD02      | AD01    | 60  | 59  | GND      | Not Used  | 60  |
| 61  | AD00      | +5V     | 62  | 61  | ACK64#   | +3.3V     | 62  |
| 63  | GND       | REQ64#  | 64  | 63  | GND      | Not Used  | 64  |

### **PMC User Defined I/O Connector**

There is one 64-pin SMT connector on the MVME2100 for the PMC board slot that is used to provide a user defined interface for the PMC board. The pin assignments are as follows:

Table C-5. PMC User Defined I/O Connector J14
Pin Assignments

| Pin | PMC User Defined I/O J14 |                 |    |
|-----|--------------------------|-----------------|----|
| 1   | PMC IO (P2-C1)           | PMC IO (P2-A1)  | 2  |
| 3   | PMC IO (P2-C2)           | PMC IO (P2-A2)  | 4  |
| 5   | PMC IO (P2-C3)           | PMC IO (P2-A3)  | 6  |
| 7   | PMC IO (P2-C4)           | PMC IO (P2-A4)  | 8  |
| 9   | PMC IO (P2-C5)           | PMC IO (P2-A5)  | 10 |
| 11  | PMC IO (P2-C6)           | PMC IO (P2-A6)  | 12 |
| 13  | PMC IO (P2-C7)           | PMC IO (P2-A7)  | 14 |
| 15  | PMC IO (P2-C8)           | PMC IO (P2-A8)  | 16 |
| 17  | PMC IO (P2-C9)           | PMC IO (P2-A9)  | 18 |
| 19  | PMC IO (P2-C10)          | PMC IO (P2-A10) | 20 |
| 21  | PMC IO (P2-C11)          | PMC IO (P2-A11) | 22 |
| 23  | PMC IO (P2-C12)          | PMC IO (P2-A12) | 24 |
| 25  | PMC IO (P2-C13)          | PMC IO (P2-A13) | 26 |
| 27  | PMC IO (P2-C14)          | PMC IO (P2-A14) | 28 |
| 29  | PMC IO (P2-C15)          | PMC IO (P2-A15) | 30 |
| 31  | PMC IO (P2-C16)          | PMC IO (P2-A16) | 32 |
| 33  | PMC IO (P2-C17)          | PMC IO (P2-A17) | 34 |
| 35  | PMC IO (P2-C18)          | PMC IO (P2-A18) | 36 |
| 37  | PMC IO (P2-C19)          | PMC IO (P2-A19) | 38 |
| 39  | PMC IO (P2-C20)          | PMC IO (P2-A20) | 40 |
| 41  | PMC IO (P2-C21)          | PMC IO (P2-A21) | 42 |

Table C-5. PMC User Defined I/O Connector J14 Pin Assignments (Continued)

| Pin | PMC User D      | efined I/O J14  | Pin |
|-----|-----------------|-----------------|-----|
| 43  | PMC IO (P2-C22) | PMC IO (P2-A22) | 44  |
| 45  | PMC IO (P2-C23) | PMC IO (P2-A23) | 46  |
| 47  | PMC IO (P2-C24) | PMC IO (P2-A24) | 48  |
| 49  | PMC IO (P2-C25) | PMC IO (P2-A25) | 50  |
| 51  | PMC IO (P2-C26) | PMC IO (P2-A26) | 52  |
| 53  | PMC IO (P2-C27) | PMC IO (P2-A27) | 54  |
| 55  | PMC IO (P2-C28) | PMC IO (P2-A28) | 56  |
| 57  | PMC IO (P2-C29) | PMC IO (P2-A29) | 58  |
| 59  | PMC IO (P2-C30) | PMC IO (P2-A30) | 60  |
| 61  | PMC IO (P2-C31) | PMC IO (P2-A31) | 62  |
| 63  | PMC IO (P2-C32) | PMC IO (P2-A32) | 64  |

#### **PCI Expansion Connector**

One 114-pin *Mictor* connector with center row of power and ground pins is used to provide PCI/PMC expansion capability. The pin assignments for this connector are as follows:

Table C-6. PCI Expansion Connector Pin Assignments

| Pin | Assignment |     | Assignment | Pin |
|-----|------------|-----|------------|-----|
| 1   | +3.3V      |     | +3.3V      | 2   |
| 3   | PCICLK     |     | PMCINTA#   | 4   |
| 5   | GND        |     | PMCINTB#   | 6   |
| 7   | PURST#     |     | PMCINTC#   | 8   |
| 9   | HRESET#    |     | PMCINTD#   | 10  |
| 11  | TDO        |     | TDI        | 12  |
| 13  | TMS        |     | TCK        | 14  |
| 15  | TRST#      |     | PCIXP#     | 16  |
| 17  | PCIXGNT#   | GND | PCIXREQ#   | 18  |
| 19  | +12V       |     | -12V       | 20  |
| 21  | PERR#      |     | SERR#      | 22  |
| 23  | LOCK#      |     | SDONE      | 24  |
| 25  | DEVSEL#    |     | SBO#       | 26  |
| 27  | GND        |     | GND        | 28  |
| 29  | TRDY#      |     | IRDY#      | 30  |
| 31  | STOP#      |     | FRAME#     | 32  |
| 33  | GND        |     | GND        | 34  |
| 35  | ACK64#     |     | Reserved   | 36  |
| 37  | REQ64#     |     | Reserved   | 38  |

Table C-6. PCI Expansion Connector Pin Assignments (Continued)

| 39 | PAR    |     | PCIRST# | 40 |
|----|--------|-----|---------|----|
| 41 | C/BE1# |     | C/BE0#  | 42 |
| 43 | C/BE3# |     | C/BE2#  | 44 |
| 45 | AD1    |     | AD0     | 46 |
| 47 | AD3    |     | AD2     | 48 |
| 49 | AD5    |     | AD4     | 50 |
| 51 | AD7    |     | AD6     | 52 |
| 53 | AD9    |     | AD8     | 54 |
| 55 | AD11   | +5V | AD10    | 56 |
| 57 | AD13   |     | AD12    | 58 |
| 59 | AD15   |     | AD14    | 60 |
| 61 | AD17   |     | AD16    | 62 |
| 63 | AD19   |     | AD18    | 64 |
| 65 | AD21   |     | AD20    | 66 |
| 67 | AD23   |     | AD22    | 68 |
| 69 | AD25   |     | AD24    | 70 |
| 71 | AD27   |     | AD26    | 72 |
| 73 | AD29   |     | AD28    | 74 |
| 75 | AD31   |     | AD30    | 76 |

Table C-6. PCI Expansion Connector Pin Assignments (Continued)

| 77  | PAR64  |     | Reserved | 78  |
|-----|--------|-----|----------|-----|
| 79  | C/BE5# |     | C/BE4#   | 80  |
| 81  | C/BE7# |     | C/BE6#   | 82  |
| 83  | AD33   |     | AD32     | 84  |
| 85  | AD35   |     | AD34     | 86  |
| 87  | AD37   |     | AD36     | 88  |
| 89  | AD39   |     | AD38     | 90  |
| 91  | AD41   |     | AD40     | 92  |
| 93  | AD43   |     | AD42     | 94  |
| 95  | AD45   |     | AD44     | 96  |
| 97  | AD47   |     | AD46     | 98  |
| 99  | AD49   |     | AD48     | 100 |
| 101 | AD51   |     | AD50     | 102 |
| 103 | AD53   | GND | AD52     | 104 |
| 105 | AD55   |     | AD54     | 106 |
| 107 | AD57   |     | AD56     | 108 |
| 109 | AD59   |     | AD58     | 110 |
| 111 | AD61   |     | AD60     | 112 |
| 113 | AD63   |     | AD62     | 114 |
|     |        |     |          |     |

#### 10BaseT/100BaseTx Connector

One 10BaseT/100BaseTx RJ45 connector is located on the front panel of the MVME2100 board. The pin assignments are as follows:

Table C-7. 10BaseT/100BaseTx Connector Pin Assignments

| Pin | Assignment |
|-----|------------|
| 1   | TD+        |
| 2   | TD-        |
| 3   | RD+        |
| 4   | No Connect |
| 5   | No Connect |
| 6   | RD-        |
| 7   | No Connect |
| 8   | No Connect |

#### **Asynchronous Serial Port Connector**

A standard RJ45 connector located on the front panel of the MVME2100 board provides the interface to the asynchronous serial port. The pin assignments are as follows:

Table C-8. Asynchronous Serial Connector Pin Assignments

| Pin | Assignment   |
|-----|--------------|
| 1   | DCD (input)  |
| 2   | RTS (output) |
| 3   | GND          |
| 4   | TXD (output) |
| 5   | RXD (input)  |
| 6   | GND          |
| 7   | CTS (input)  |
| 8   | DTR (output) |

#### **Two-Wire Serial Interface Header**

A 4 pin header on the MVME2100 board is used to support external twowire serial devices as a test aide. The pin assignments for this connector are as follows:

Table C-9. Two-Wire Serial Interface Header Pin Assignments

| Pin | Assignment |
|-----|------------|
| 1   | +5V        |
| 2   | SCLK       |
| 3   | SDATA      |
| 4   | GND        |

# **Troubleshooting**



# **Solving Startup Problems**

In the event of difficulty with your MVME2100 single board computer, try the simple troubleshooting steps on the following pages before calling for help or sending the board back for repair. Some of the procedures will return the board to the factory debugger environment. Please note that the board was tested under these conditions before it left the factory. The self tests may not run in all user-customized environments.

**Table D-1. Troubleshooting Problems** 

| Condition                                     | Possible Problem                                                        | Possible Resolution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| I. Nothing works, no display on the terminal. | A. If the LEDs are not lit, the board may not be getting correct power. | <ol> <li>Make sure the system is plugged in.</li> <li>Check that the board is securely installed in its backplane or chassis.</li> <li>Check that all necessary cables are connected to the board, per this manual. Refer to Chapter 1, <i>Preparation and Installation</i>.</li> <li>Check for compliance with Installation Considerations, per this manual. Refer to Chapter 1, <i>Preparation and Installation</i>.</li> <li>Review the Installation and Startup procedures, per this manual. They include a step-by-step powerup routine. Try it. Refer to Chapter 1, <i>Preparation and Installation</i>.</li> </ol> |  |  |
|                                               | B. If the LEDs are lit,<br>the board may be in<br>the wrong slot.       | <ol> <li>The VME processor module should be in the first (leftmost) slot.</li> <li>Also check that the "system controller" function on the board is enabled, per this manual. Refer to Chapter 1, <i>Preparation and Installation</i>.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                               | C. The "system console" terminal may be configured incorrectly.         | Configure the system console terminal per this manual Refer to Chapter 1, <i>Preparation and Installation</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

**Table D-1. Troubleshooting Problems (Continued)** 

| Condition                                                                           | Possible Problem                                                                                                          | Possible Resolution:                                                                                                                                                                                                                                                                             |  |  |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| II. There is a display on<br>the terminal, but<br>input from the<br>keyboard and/or | A. The keyboard or mouse may be connected incorrectly.                                                                    | Recheck the keyboard and/or mouse connections and power.                                                                                                                                                                                                                                         |  |  |
| mouse has no effect.                                                                | B. Board jumpers may<br>be configured<br>incorrectly.                                                                     | Check the board jumpers per this manual. Refer to Chapter 1, <i>Preparation and Installation</i> .                                                                                                                                                                                               |  |  |
|                                                                                     | C. You may have<br>invoked flow control<br>by pressing a HOLD<br>or PAUSE key, or by<br>typing: <ctrl>-S</ctrl>           | Press the HOLD or PAUSE key again. If this does not free up the keyboard, type in: <ctrl>-Q</ctrl>                                                                                                                                                                                               |  |  |
| III. Debug prompt                                                                   | A. Debugger Flash may                                                                                                     | 1. Disconnect all power from your system.                                                                                                                                                                                                                                                        |  |  |
| PPC5-Bug> does not appear at                                                        | be missing                                                                                                                | 2. Check that the proper debugger devices are installed.                                                                                                                                                                                                                                         |  |  |
| powerup, and the<br>board does not<br>autoboot.                                     | B. The board may need to be reset.                                                                                        | <ul> <li>3. Reconnect power.</li> <li>4. Restart the system by "double-button reset": press the RST and ABT switches at the same time; release RST first, wait seven seconds, then release ABT.</li> <li>5. If the debug prompt appears, go to step IV or step V, as</li> </ul>                  |  |  |
|                                                                                     |                                                                                                                           | indicated. If the debug prompt does not appear, go to step VI.                                                                                                                                                                                                                                   |  |  |
| IV. Debug prompt PPC5-Bug> appears at powerup, but the board does not autoboot.     | A. The initial debugger environment parameters may be set incorrectly.  B. There may be some fault in the board hardware. | 1. Start the onboard calendar clock and timer. Type:  set mmddyyhhmm <cr> where the characters indicate the month, day, year, hour, and minute. The date and time will be displayed.  Performing the next step (env;d) will change some parameters that may affect your system's operation.</cr> |  |  |
|                                                                                     |                                                                                                                           | (continues>)                                                                                                                                                                                                                                                                                     |  |  |

**Table D-1. Troubleshooting Problems (Continued)** 

| Condition                                                                                                  | Possible Problem                                   | Possible Resolution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| IV. Continued                                                                                              | Possible Problem                                   | <ul> <li>2. At the command line prompt, type in:     env;d <cr>     This sets up the default parameters for the debugger environment.</cr></li> <li>3. When prompted to Update Non-Volatile RAM, type in:     y <cr> </cr></li> <li>4. When prompted to Reset Local System, type in:     y <cr> </cr></li> <li>5. After clock speed is displayed, immediately (within five seconds) press the Return key:     <cr>     or     BREAK     to exit to the System Menu. Then enter a 3 for "Go to System Debugger" and Return:     3 <cr>     Now the prompt should be:</cr></cr></li> </ul> |  |  |
|                                                                                                            |                                                    | PPC5-Diag>  6. You may need to use the <b>cnfg</b> command (see your board Debugger Manual) to change clock speed and/or Ethernet Address, and then later return to:  env < CR> and step 3.  7. Run the self-tests by typing in: st < CR> The tests take as much as 10 minutes, depending on PAM.                                                                                                                                                                                                                                                                                        |  |  |
|                                                                                                            |                                                    | The tests take as much as 10 minutes, depending on RAM size. They are complete when the prompt returns. (The onboard self-test is a valuable tool in isolating defects.)  8. The system may indicate that it has passed all the self-tests. Or, it may indicate a test that failed. If neither happens, enter:  de <cr> Any organs should now be displayed. If there are any errors, go</cr>                                                                                                                                                                                             |  |  |
|                                                                                                            |                                                    | Any errors should now be displayed. If there are any errors, go to step VI. If there are no errors, go to step V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| V. The debugger is in<br>system mode and<br>the board autoboots,<br>or the board has<br>passed self-tests. | A. No apparent problems — troubleshooting is done. | No further troubleshooting steps are required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

**Table D-1. Troubleshooting Problems (Continued)** 

| Condition                                                                                                                     | Possible Problem                                                                                   | Possible Resolution:                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| VI. The board has failed<br>one or more of the<br>tests listed above,<br>and cannot be<br>corrected using the<br>steps given. | A. There may be some fault in the board hardware or the onboard debugging and diagnostic firmware. | <ol> <li>Document the problem and return the board for service.</li> <li>Phone 1-800-222-5640.</li> </ol> |
| TROUBLESHOOTING PROCEDURE COMPLETE.                                                                                           |                                                                                                    |                                                                                                           |

# Index

| Numerics                                             | С                                                    |  |
|------------------------------------------------------|------------------------------------------------------|--|
| 10/100 BASET port 2-4                                | cables B-3                                           |  |
| A                                                    | chassis rails, grounding B-3 chassis, VMEsystem 1-3  |  |
| ABT switch (S1) 2-3                                  | CNFG 5-2                                             |  |
| ambient temperature, measuring B-11                  | commands                                             |  |
| ambient temperatures B-4                             | debugger 4-6                                         |  |
| applying power 2-1                                   | PPCBug 4-5                                           |  |
| assembly language 4-3                                | conductive chassis rails B-3                         |  |
| Auto Boot Abort Delay 5-8                            | configurable items, MVME21xx base board              |  |
| Auto Boot Controller 5-7                             | 1-4                                                  |  |
| Auto Boot Default String 5-8                         | configurations                                       |  |
| Auto Boot Device 5-7                                 | MVME21xx xv                                          |  |
| Auto Boot Partition Number 5-7                       | configure                                            |  |
| Autoboot enable 5-6, 5-7                             | PPCBug parameters 5-3                                |  |
| D                                                    | VMEbus interface 5-12                                |  |
| <b>B</b>                                             | Configure Board Information Block (CNFG)             |  |
| backplane                                            | 5-2                                                  |  |
| connectors, P1 and P2 1-19                           | configuring                                          |  |
| jumpers 1-18                                         | PPCBug parameter (Auto Boot Abort                    |  |
| baud rate 1-6, 2-5                                   | Delay) 5-8                                           |  |
| BFL<br>LED 2-4                                       | PPCBug parameter (Auto Boot Controller) 5-7          |  |
| BG and IACK signals 1-18 bits per character 1-6, 2-5 | PPCBug parameter (Auto Boot Default String) 5-8      |  |
| board component temperatures B-4                     | PPCBug parameter (Auto Boot Device) 5-7              |  |
| information block 5-2<br>placement 1-17              | PPCBug parameter (Auto Boot Partition<br>Number) 5-7 |  |
| structure 5-2<br>Bug basics 4-1                      | PPCBug parameter (L2 Cache Parity Enable) 5-11       |  |
|                                                      | PPCBug parameter (Memory Size) 5-10                  |  |

| PPCBug parameter (Network Auto Boot       | Auto Boot Default String 5-8            |
|-------------------------------------------|-----------------------------------------|
| Controller) 5-9                           | Auto Boot Device 5-7                    |
| PPCBug parameter (NVRAM Bootlist)         | Auto Boot Partition Number 5-7          |
| 5-6                                       | command parameters 5-3                  |
| PPCBug parameter (Primary SCSI Data       | L2 Cache Parity Enable 5-11             |
| Bus Width) 5-6                            | Memory Size 5-10                        |
| PPCBug parameter (SCSI bus reset on       | Negate VMEbus SYSFAIL* Always 5-5       |
| debugger startup) 5-5                     | Network Auto Boot Controller 5-9        |
| PPCBug parameter (Secondary SCSI          | NVRAM Bootlist 5-6                      |
| identifier) 5-6                           | Primary SCSI Bus Negotiations 5-5       |
| configuring the hardware 1-4              | Primary SCSI Data Bus Width 5-6         |
| connectors                                | SCSI bus reset on debugger startup 5-5  |
| P1 and P2 (use) 1-19                      | Secondary SCSI identifier 5-6           |
| console terminal 1-3                      | environmental parameters 5-1            |
| preparing 1-6                             | equipment, required 1-1                 |
| cooling requirements B-2                  | ESD precautions 1-8                     |
| CPU activity                              | evaluating thermal performance B-4      |
| LED 2-4                                   |                                         |
| _                                         | F                                       |
| D                                         | FCC compliance B-11                     |
| debug console terminal 1-3                | firmware boot sequence 2-2              |
| debug firmware, PPCBug 4-1                | firmware initialization 4-3             |
| DEBUG port 1-18                           | firmware, PPCBug 4-1                    |
| debugger                                  | Flash memory 1-5                        |
| commands 4-6                              | Flash memory bank A/bank B reset vector |
| directory 4-11                            | (J9) 1-4                                |
| firmware (PPCBug) 5-1                     | front panel                             |
| prompt 4-2                                | controls 2-3                            |
| description of MVME210x 1-1               |                                         |
| diagnostics                               | G                                       |
| directory 4-11                            | global bus timeout 1-19                 |
| hardware 4-11                             | н                                       |
| prompt 4-2                                |                                         |
| test groups 4-12                          | hardware                                |
| directories, debugger and diagnostic 4-11 | configuration 1-4                       |
| DRAM speed 5-10                           | diagnostics 4-11                        |
| _                                         | initialization 4-3                      |
| E                                         | HE (Help) command 4-11                  |
| electrostatic discharge (ESD) 1-8         | headers                                 |
| ENV                                       | J9 1-5                                  |
| Auto Boot Abort Delay 5-8                 | heatsink, machining B-8                 |
| Auto Boot Controller 5-7                  | help command 4-11                       |

| I                                           | firmware 4-3                         |  |
|---------------------------------------------|--------------------------------------|--|
| IACK and BG signals 1-18                    | memory size 5-10                     |  |
| initialization process                      | Memory Size Enable 5-10              |  |
| as performed by firmware 4-3                | MPU initialization 4-3               |  |
| initialization sequence 2-2                 | MVME210x                             |  |
| install view of MVME2100 1-9                | installing 1-17                      |  |
| installation considerations 1-19            | LEDs 2-4                             |  |
| installing                                  | status indicators 2-4                |  |
| multiple MVME210x boards 1-19               | MVME21xx                             |  |
| MVME210x 1-17                               | prior to installing 1-17             |  |
| MVME21xx into chassis 1-17                  |                                      |  |
| PCI mezzanine cards 1-8                     | N                                    |  |
| PMCs 1-8                                    | Negate VMEbus SYSFAIL* Always 5-5    |  |
| PMCspan 1-11, 1-14                          | NETboot enable 5-9                   |  |
| primary PMCspan 1-11                        | Network Auto Boot Controller 5-9     |  |
| secondary PMCspan 1-14                      | Network Auto Boot enable 5-9         |  |
| installing (prior to)                       | NIOT debugger command                |  |
| MVME21xx 1-17                               | using 5-10                           |  |
| ISA bus 2-3                                 | Non-Volatile RAM (NVRAM) 5-1, 5-3    |  |
|                                             | NVRAM Bootlist 5-6                   |  |
| J                                           | 0                                    |  |
| J2, VMEbus system controller selection      | 0                                    |  |
| header 1-5                                  | operating parameters 5-1             |  |
| J9, Flash memory bank A/bank B reset vector | operating temperatures, maximum B-4  |  |
| 1-4                                         | operation (R)                        |  |
| jumper (J2)                                 | parameter (Primary SCSI Bus Negotia- |  |
| system control 1-4                          | tions) 5-5                           |  |
| jumper headers 1-4                          | Р                                    |  |
| jumper switch settings 2-6                  | parity 1-6, 2-5                      |  |
| jumpers, backplane 1-18                     | PC16550 2-4                          |  |
| •                                           | PCI Mezzanine Card (PMC) 2-7         |  |
| L                                           | PCI Mezzanine Cards (PMCs) 1-2       |  |
| L2 Cache Parity Enable 5-11                 | PMC                                  |  |
| LED/serial startup diagnostic codes 5-11    | Module Placement on MVME2100 1-10    |  |
| LEDs                                        | placement on MVME2100 1-10           |  |
| MVME210x 2-4                                | power requirements B-1               |  |
| LEDs (light-emitting diodes), MVME210x      | slots 2-7                            |  |
| 2-3                                         | PMC1 (PMC slot 1) 2-7                |  |
| lowercase 4-12                              | PMC2                                 |  |
| М                                           | LED 2-4                              |  |
| memory requirements                         | PMC2 (Type II PC-MIP slot 2)         |  |
| memory requirements                         | 11.102 (1)po 1110 1/111 blot 2)      |  |

| use 2-7 PMC2 LED (DS3) 2-4 PMCs installing 1-8 preparing 1-6 | resetting the system 2-4 restart mode 4-12 RF emissions B-3 ROMboot enable 5-8, 5-11 RUN LED (DS3) 2-4 |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| PMCspan                                                      | S                                                                                                      |
| described 1-2, 1-6                                           | _                                                                                                      |
| installing the -001 version on an                            | SCSI bus                                                                                               |
| MVME2100 1-13                                                | reset on debugger startup 5-5<br>SD command 4-11                                                       |
| installing the -010 version on PMCs-                         | secondary PMCspan                                                                                      |
| pan-001/MVME2100 1-15                                        | installing 1-14                                                                                        |
| preparing 1-6                                                | Secondary SCSI identifier 5-6                                                                          |
| port, Ethernet 2-4                                           | set environment to bug/operating system                                                                |
| power needs 1-19<br>power requirements B-1                   | (ENV) 5-3                                                                                              |
| powering up system 2-1                                       | setup terminal 1-18                                                                                    |
| PPC5-Bug> 4-11                                               | shielded cables (see also cables) B-3                                                                  |
| prompt 4-2                                                   | specifications                                                                                         |
| PPC5-Diag> 4-2, 4-11                                         | MVME2100 B-1                                                                                           |
| PPCBug                                                       | status indicators 2-4                                                                                  |
| basics 4-1                                                   | MVME210x front panel 2-4                                                                               |
| commands 4-5                                                 | stop bit per character 1-6, 2-5                                                                        |
| overview 4-1                                                 | switches 2-3                                                                                           |
| prompt 4-2                                                   | MVME2100 front panel 2-3                                                                               |
| PPCBug commands                                              | SYS (DS2)                                                                                              |
| uses of 4-2                                                  | LED 2-4                                                                                                |
| PPCBug debugger firmware 5-1                                 | SYSFAIL*configuring                                                                                    |
| preparing                                                    | PPCBug parameter (Negate VMEbus                                                                        |
| PMCs 1-6                                                     | SYSFAIL* Always) 5-5                                                                                   |
| PMCspan 1-6                                                  | system console terminal 1-3                                                                            |
| system console terminal 1-6                                  | system console, connecting 1-18                                                                        |
| the MVME2100 1-4                                             | system control jumper (J2) 1-4                                                                         |
| primary PMCspan                                              | system controller 1-17                                                                                 |
| installing 1-11                                              | selection header 1-5                                                                                   |
| Primary SCSI Bus Negotiations 5-5                            | system controller function 2-5                                                                         |
| Primary SCSI Data Bus Width 5-6                              | Т                                                                                                      |
| prompt                                                       | temperature measurement B-4, B-8                                                                       |
| PPCBug 4-2                                                   | temperatures, component B-4                                                                            |
| prompt, debugger 4-11                                        | terminal setup 1-18                                                                                    |
| R                                                            | testing the hardware 4-11                                                                              |
| required equipment 1-1                                       | thermal performance, validation, thermal B-4                                                           |
|                                                              |                                                                                                        |

```
timeout, global 1-19
troubleshooting procedures D-1
troubleshooting the MVME210x 4-11

U
Universe VMEbus interface ASIC 2-5
unpacking the hardware 1-4
uppercase 4-12

V
VMEbus
interface 5-12
system controller selection header (J9)
1-5
VMEsystem enclosure 1-3
```