

## ETHERCOUPLER CONTROLLER



**BELL Bell Microproducts, Inc. 1941 Ringwood Avenue** San Jose, CA 95131 TEL 408 451-9400 FAX 408 451-1600

**JGUST 1992** 

## ABBREVIATED DATA SHEET

## FEATURES

- Provides interface to the I/O bus of PC/XT<sup>™</sup>/AT<sup>®</sup> or compatible computers
- Optional, generic host interface to connect to industry-standard buses
- Interface to serial EEPROM for Node ID and option storage allows construction of jumperless adapter cards
- Allows automatic selection of nonconflicting I/O address for self-installing
- High-performance, packet-buffer architecture pipelines data for highest throughput
- On-chip buffer management unit controls buffer pointers to reduce software overhead and improve performance
- Hash filter for multicast packet reception
- Manchester encoder/decoder tolerates input jitter up to  $\pm 18$  ns
- Fully compliant with ISO/ANSI/IEEE 8802-3 specifications
- Automatic AUI/10BASE-T selection
- Integrated pulse shaper, and transmit and receive filters
- Selectable 100 and 150 $\Omega$  termination for shielded or unshielded twisted-pair cable
- Powerdown mode to reduce power dissipation in battery-powered equipment
- Low-power CMOS technology
- Single 5-volt power supply
- 160-pin plastic quad flat package (PQFP)

## GENERAL DESCRIPTION

The MB86965 EtherCoupler Controller is a high-performance, highly integrated monolithic device that incorporates a network controller with buffer management, Manchester encoder/decoder, 10BASE-T transceiver with on-chip transmit and receive filters, and bus interface for a PC/XT/AT/ISA bus.

EtherCoupler allows implementation of adapter solutions with as few as four chips. With its optional native bus mode for use directly on a microprocessor bus, it is ideal for use on daughter and motherboards, as well as expansion-bus adapter boards.

An EEPROM can be interfaced to the chip for storage of Ethernet ID and configuration settings. Ether-Coupler is designed to operate in a jumperless setting, thus eliminating the jumpers typically used to configure the system after applying power.

The buffer management architecture of the MB86965 allows packet data to access a buffer memory area simultaneously from the host and from the network media. The network controller updates all receive and transmit pointers internally to reduce the software overhead needed to control these operations, which results in superior benchmark speed and application performance.

EtherCoupler's transmit buffer is programmable as a single 2-kbyte bank or as two banks of 2, 4, or 8 kbytes each. This buffer chains multiple data packets and transmits them to the network from a single transmit command, thereby offering greater design flexibility and throughput. A ring buffer that can be sized from 4 to 62 kbytes, depending on the amount of available memory used for the transmit buffer, captures the receive packets.



٠

**Block Diagram** 

The MB86965 performs pulse shaping and filtering internally, which eliminates the need for external filtering components and reduces overall system cost. EtherCoupler is compatible with shielded and unshielded twisted-pair cables and provides outputs for receive, transmit, collision and link test LEDs. The twisted pair receive threshold can be reduced to allow an extended range between nodes in low-noise environments. Its wide range of features makes EtherCoupler the ideal device for 10BASE-T twisted-pair Ethernet.

Possible configurations for the system bus interface include I/O mapping, memory mapping and DMA access, or a combination of these. With a 20 Mbyte/s bandwidth, the EtherCoupler system bus interface allows use of full throughput capacity of its packet-buffering architecture. EtherCoupler bus modes are selectable, thereby providing big or little endian byte-ordering, permitting efficient data interface with most microprocessors and higher-level protocols.

The Fujitsu high-speed, low-power CMOS process is used to manufacture of the MB86965. The device is furnished in a 160-pin plastic quad flat package.

## PIN CONFIGURATION



Figure 1 is a block diagram illustrating the application of the MB86965 in an add-in adapter card for an ISA bus-based personal computer. The serial EEPROM provides storage for I/O base address, boot PROM address and interrupt channel as well as the Ethernet node ID. One or two 8-bit bidirectional transceivers provide data buffering between the Ethercoupler and the 8- or 16-bit system bus. A single SRAM, typically 8 or 32 Kbytes, implements the local packet buffer, while an optional boot PROM allows use of the adapter in diskless environments, where the driver program must be loaded from the network. The EtherCoupler provides interfaces to 100- or 150-ohm twisted pair (10BASE-T) as well as a direct AUI capability (10BASE5). An optional coaxial transceiver interface, such as Fujitsu's MBL8392A, provides additional capability for Thin Ethernet (10BASE2) networks. The MB86965 directly drives several LEDs which provide indication of adapter operational status.

For complete information on a typical adapter design, request the Hardware Reference Manual for the DK86965 EtherCoupler Designer Kit from your authorized Fujitsu Microelectronics sales representative or distributor. A Hardware Design Kit, HD86965, including schematics in electronic format, board layouts and Gerber tape for printed circuit card construction is also available for purchase at a nominal price.







FUIITSU

## PIN ASSIGNMENTS AND DESCRIPTIONS

### LOGIC CONVENTION

Unless otherwise noted, a positive logic (active high) convention is assumed throughout this document, whereby the presence at a pin of a higher, more-positive voltage (nominally 5 VDC) causes assertion of the signal. An underscore, e.g., <u>RDY</u> indicates that the signal is asserted in the low state (nominally 0 volts). Dual function pins have their alternate function enclosed in parenthesis, e.g., IOCHRDY(<u>RDY</u>)

Whenever a signal is separated into numbered bits, e.g., BD7, BD6, BD5, BD4, BD3, BD2, BD1 and BD0, the family of bits may also be shown collectively, e.g., as BD<7:0>.



### PIN ASSIGNMENTS

Figure 2. MB86965 Pin Assignments



## **PIN DESCRIPTIONS**

## System Bus Interface Pins

| PIN NO.                                                | SYMBOL                                                   | TYPE                |                                                                                                                                                                                                                                                                                                                                                     | DESCRIPTION                                                                                                                       |                                                  |                                                        |  |
|--------------------------------------------------------|----------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------|--|
| 112–115,<br>117–119,<br>122,<br>157–159,<br>2-6        | SD<15:12>,<br>SD<11:9>,<br>SD<8>,<br>SD<7:5>,<br>SD<4:0> | Ι/Ο                 | SYSTEM DA                                                                                                                                                                                                                                                                                                                                           | SYSTEM DATA: All data, command, and status transfers take place over this bus.                                                    |                                                  |                                                        |  |
| 150–145                                                | SA<19:14>                                                | 1                   | SYSTEM A                                                                                                                                                                                                                                                                                                                                            | DDRESS: H                                                                                                                         | ligh-order sys                                   | stem address.                                          |  |
| 144–141,<br>139–134                                    | SA<9:6>,<br>SA<5:0>                                      | I                   | SYSTEM A                                                                                                                                                                                                                                                                                                                                            | DDRESS: L                                                                                                                         | ow-order sys                                     | tem address.                                           |  |
| 156                                                    | CHRESET                                                  | I                   | CHIP RESE<br>ternal registe                                                                                                                                                                                                                                                                                                                         | T: Resets the ars and logic.                                                                                                      | e chip interna                                   | al pointers and initializes in-                        |  |
| 154                                                    | IOR                                                      | I                   | INPUT/OUT<br>which indica                                                                                                                                                                                                                                                                                                                           | PUT READ:<br>tes that the cu                                                                                                      | Active low s<br>urrent bus cyc                   | signal from the system bus<br>cle is a read operation. |  |
| 155                                                    | IOM                                                      | I                   | INPUT/OUT<br>which indica                                                                                                                                                                                                                                                                                                                           | <b>INPUT/OUTPUT WRITE:</b> Active low signal from the system bus which indicates that the current bus cycle is a write operation. |                                                  |                                                        |  |
| 153                                                    | <u>SMEMRD</u>                                            | I                   | SYSTEM MEMORY READ: Active low signal from the system bus which indicates that the current bus cycle is a memory-read oper-<br>ation.                                                                                                                                                                                                               |                                                                                                                                   |                                                  |                                                        |  |
| 152                                                    | AEN                                                      | I                   | <b>ADDRESS ENABLE:</b> When asserted indicates that a DMA transfer is taking place.                                                                                                                                                                                                                                                                 |                                                                                                                                   |                                                  |                                                        |  |
| 124                                                    | EOP(EOP)                                                 | I                   | <b>END OF PROCESS:</b> When asserted by the DMA controller, indicates that an entire packet has been transferred between buffer memory and the host system.                                                                                                                                                                                         |                                                                                                                                   |                                                  |                                                        |  |
| 129                                                    | ALE                                                      | 1                   | ADDRESS LATCH ENABLE: Provided by the system to latch valid addresses.                                                                                                                                                                                                                                                                              |                                                                                                                                   |                                                  |                                                        |  |
| 125                                                    | DMACK                                                    | 1                   | <b>DMA ACKNOWLEDGE:</b> Active low signal which indicates that the DMA controller is ready to transfer data between the host system and the EtherCoupler buffer memory.                                                                                                                                                                             |                                                                                                                                   |                                                  |                                                        |  |
| 127                                                    | SBHE                                                     | 1                   | SYSTEM BUS HIGH ENABLE: Active low. This pin is the byte/word control line. It is used only when EtherCoupler is config-<br>ured for a 16-bit data bus by the SB/SW bit, DLCR6<5>. It allows word, upper byte only or lower byte only transfers. The address se-<br>lect pin SA0 is is used with <u>SBHE</u> for byte or word transfers as follows: |                                                                                                                                   |                                                  |                                                        |  |
|                                                        |                                                          |                     | SB/SW                                                                                                                                                                                                                                                                                                                                               | <u>SBHE</u>                                                                                                                       | SA0                                              | FUNCTION                                               |  |
|                                                        |                                                          | 0 0 0 Word transfer |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                   | Word transfer                                    |                                                        |  |
| 0 0 1 Byte transfer on upper hall<br>data bus (SD15-8) |                                                          |                     |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                   | Byte transfer on upper half of data bus (SD15-8) |                                                        |  |

Byte transfer on lower half of data bus (SD7-0)

Reserved

.

FUĴĨTSU

|         |                     |   | x                                                                                                                                                                                                                                                                                                      | x                           | X                                                                                                                                                | Byte transfer (SD7-0)                                       |  |
|---------|---------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|
| 111–109 | IOSEL<2:0>          | I | INPUT/OUT<br>address at w                                                                                                                                                                                                                                                                              | PUT BLOCI                   | K ADDRESS                                                                                                                                        | S SELECT: Sets the base<br>ad, as follows:                  |  |
|         |                     |   | IOSEL2 IOSEL1 IOSEL0 I/O BASE ADI                                                                                                                                                                                                                                                                      |                             |                                                                                                                                                  |                                                             |  |
|         |                     | 0 | 0                                                                                                                                                                                                                                                                                                      | 0                           | 260 – 27F                                                                                                                                        |                                                             |  |
|         |                     |   | 0 0 1 28                                                                                                                                                                                                                                                                                               |                             |                                                                                                                                                  | 280 – 29F                                                   |  |
|         |                     |   | 0                                                                                                                                                                                                                                                                                                      | 1                           | 0                                                                                                                                                | 2A0 – 2BF                                                   |  |
|         |                     |   | 0                                                                                                                                                                                                                                                                                                      | 1                           | 1                                                                                                                                                | 240 – 25F                                                   |  |
|         |                     |   | 1                                                                                                                                                                                                                                                                                                      | 0                           | 0                                                                                                                                                | 340 – 35F                                                   |  |
|         |                     |   | 1 0 1 320 – 33F                                                                                                                                                                                                                                                                                        |                             |                                                                                                                                                  | 320 – 33F                                                   |  |
|         |                     |   | 1 1 0 380 – 39F                                                                                                                                                                                                                                                                                        |                             |                                                                                                                                                  | 380 – 39F                                                   |  |
|         |                     |   | 1                                                                                                                                                                                                                                                                                                      | 1                           | 1                                                                                                                                                | 300 – 31F                                                   |  |
| 90–92   | MODE<2:0>           | I | MODE SEL                                                                                                                                                                                                                                                                                               | ECT: Ether                  | Coupler config                                                                                                                                   | guration mode selection.                                    |  |
|         |                     |   | MODE2                                                                                                                                                                                                                                                                                                  | MODE1                       | MODE0                                                                                                                                            | CONFIGURATION                                               |  |
|         |                     | 0 | 0                                                                                                                                                                                                                                                                                                      | 0                           | The bus is in ISA mode, with<br>an EEPROM that stores ini-<br>tial parameters, and configu-<br>ration that is set for jumper-<br>less operation. |                                                             |  |
|         |                     |   | 0 0 1 With jumpers and EEPRON                                                                                                                                                                                                                                                                          |                             |                                                                                                                                                  |                                                             |  |
|         |                     |   | 0                                                                                                                                                                                                                                                                                                      | 1                           | 0                                                                                                                                                | With jumpers and IDPROM.                                    |  |
|         |                     |   | 0                                                                                                                                                                                                                                                                                                      | 1                           | 1                                                                                                                                                | Generic processor interfac-<br>ing to buses other than ISA. |  |
|         |                     |   | 1                                                                                                                                                                                                                                                                                                      | x                           | x                                                                                                                                                | Reserved.                                                   |  |
| 15      | BRCS                | 0 | BOOT ROM<br>that the curr                                                                                                                                                                                                                                                                              | A CHIP SELE<br>ent memory a | ECT: Active ccess is to BC                                                                                                                       | low signal which indicates<br>DOT ROM.                      |  |
| 133     | IRQA                | 0 | <b>INTERRUPT REQUEST:</b> One of four interrupt request lines which indicate that EtherCoupler requires host attention after successful transmission or reception of a packet, or if any error conditions occur, including an EOP after the completion of the DMA cycle.                               |                             |                                                                                                                                                  |                                                             |  |
| 130–132 | IRQD, IRQC,<br>IRQB | 0 | <b>INTERRUPT REQUEST,</b> in jumperless mode: three of four inter-<br>rupt request lines which indicate that EtherCoupler requires host at-<br>tention after successful transmission or reception of a packet, or if<br>any error conditions occur, including an EOP after completion of DMA<br>cycle. |                             |                                                                                                                                                  |                                                             |  |
|         |                     |   | <b>MEMORY SELECT</b> , in jumper select mode: sets BOOT ROM loc tion base address.                                                                                                                                                                                                                     |                             |                                                                                                                                                  |                                                             |  |
|         |                     |   | MSEL2                                                                                                                                                                                                                                                                                                  | MSEL1                       | MSELO                                                                                                                                            | ROM ADDRESS RANGE                                           |  |
|         |                     |   | 0                                                                                                                                                                                                                                                                                                      | 0                           | 0                                                                                                                                                | C4000 – C7FFF                                               |  |
|         |                     |   |                                                                                                                                                                                                                                                                                                        | 7                           |                                                                                                                                                  |                                                             |  |



|            |                       |     | 0                                                                                                                                                                                                                                | 0                                                                                                                                                                                                         | 1 | C8000 - CBFFF   |  |  |
|------------|-----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|--|--|
|            |                       |     | 0                                                                                                                                                                                                                                | 1                                                                                                                                                                                                         | 0 | CC000-CFFFF     |  |  |
|            |                       |     | 0                                                                                                                                                                                                                                | 1                                                                                                                                                                                                         | 1 | D0000 - D3FFF   |  |  |
|            |                       | -   | 1                                                                                                                                                                                                                                | 0                                                                                                                                                                                                         | 0 | D4000 – D7FFF   |  |  |
|            |                       |     | 1                                                                                                                                                                                                                                | 0                                                                                                                                                                                                         | 1 | D8000 – DBFFF   |  |  |
|            |                       |     | 1                                                                                                                                                                                                                                | 1                                                                                                                                                                                                         | 0 | DC000 - DFFFF   |  |  |
|            |                       |     | 1                                                                                                                                                                                                                                | 1                                                                                                                                                                                                         | 1 | Decode disabled |  |  |
| 126 DREQ O |                       |     | <b>DMA REQUEST:</b> Issued to the DMA controller to indicate that<br>EtherCoupler has data available to be read in its receive buffer, or is<br>ready to accept data into its transmit buffer.                                   |                                                                                                                                                                                                           |   |                 |  |  |
| 151        | IOCHRDY( <u>RDY</u> ) | 0   | INPUT/OUT<br>the host that<br>write operati<br>108.                                                                                                                                                                              | <b>INPUT/OUTPUT CHANNEL READY:</b> This signal indicates to the host that EtherCoupler is ready to complete the requested read or write operation. Polarity of this pin is programmed by RDYPOL, pin 108. |   |                 |  |  |
| 128        | IOCS16                | 0   | INPUT/OUT which indica                                                                                                                                                                                                           | INPUT/OUTPUT 16-BIT CHANNEL SIZE: Active low signal which indicates that present data transfer is 16-bit I/O cycle.                                                                                       |   |                 |  |  |
| 123        | <u>ENHB</u>           | 0   | <b>ENABLE DATA HIGH:</b> Active low signal which enables the system data transceiver high byte.                                                                                                                                  |                                                                                                                                                                                                           |   |                 |  |  |
| 7          | ENLB                  | 0   | <b>ENABLE DATA LOW:</b> Active low signal which enables the system data transceiver low byte.                                                                                                                                    |                                                                                                                                                                                                           |   |                 |  |  |
| 8          | DIR                   | 0   | <b>TRANSCEIVER DIRECTION:</b> Active low signal sets the external transceiver direction, from chip to system (read operation). Active high signal sets the external transceiver direction from system to chip (write operation). |                                                                                                                                                                                                           |   |                 |  |  |
| 9          | X12SEL                | 0   | <b>SELECT CONFIGURATION REGISTER 1:</b> Active low signal pulse to read the jumper configuration register 1, located at address 0X12.                                                                                            |                                                                                                                                                                                                           |   |                 |  |  |
| 10         | X13SEL                | 0   | <b>SELECT CONFIGURATION REGISTER 2:</b> Active low signal pulse to read the jumper configuration register 2, located at address 0X13.                                                                                            |                                                                                                                                                                                                           |   |                 |  |  |
| 12         | SK/LSA0               | 0   | <b>EEPROM SHIFT CLOCK/LATCHED ADDRESS 0:</b> With ID-<br>PROM option, the pin provides one of three latched address lines to<br>the IDPROM. With EEPROM option, this signal shifts data in and out<br>of the EEPROM.             |                                                                                                                                                                                                           |   |                 |  |  |
| 13         | DI/LSA1               | 0   | <b>EEPROM DATA IN/LATCHED ADDRESS 1:</b> With IDPROM option, the pin provides one of three latched address lines to the ID-PROM. With EEPROM option, this is serial data going to the EEP-ROM.                                   |                                                                                                                                                                                                           |   |                 |  |  |
| 14         | DO/LSA2               | I/O | <b>EEPROM DATA OUT/LATCHED ADDRESS 2:</b> With IDPROM option, the pin provides one of three latched address lines to the ID-PROM. With EEPROM option, this is serial data coming from the EEPROM.                                |                                                                                                                                                                                                           |   |                 |  |  |
| 11         | PCS                   | 0   | <b>PROM CHIP SELECT:</b> High signal selects EEPROM. Low signal selects IDPROM.                                                                                                                                                  |                                                                                                                                                                                                           |   |                 |  |  |

.

.

| 108 | RDYPOL | I | <b>READY LINE POLARITY SELECT:</b> Controls polarity of IOCHRDY signal at pin 151, where 0 is active low READY and 1 is active high READY.                                                                                                                                                          |
|-----|--------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63  | RMT    | 0 | <b>REMOTE RESET:</b> When RMT RST bit DLCR5<2> is set high, this pin follows RMT 0900H bit DLCR1<4>, which indicates that a complete special packet with type field = 0900H has been received. This is intended for use as a remotely controlled hardware function from other nodes in the network. |
| 64  | CNTRL  | 0 | <b>CONTROL</b> : This pin is intended as a hardware control pin pro-<br>grammable by the system software. Complement of <u>CNTRL</u> ,<br>DLCR4<2>.                                                                                                                                                 |

FUĴĨTSU

## Buffer Memory Interface Pins

| PIN NO.                   | SYMBOL                            | TYPE | DESCRIPTION                                                                                                                                                                   |
|---------------------------|-----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66–79, 82–<br>83          | BD<15:2>,<br>BD<1:0>              | 1/0  | <b>BUFFER MEMORY DATA BUS:</b> Data lines between SRAM buffer memory and EtherCoupler. This data bus is configurable for an 8-bit or 16-bit data size by BB/BW bit, DLCR6<4>. |
| 84–89, 93–<br>98, 100-103 | BA<15:10>,<br>BA<9:4>,<br>BA<3:0> | 0    | <b>BUFFER MEMORY ADDRESS BUS:</b> These lines address up to 64 kbytes of buffer memory.                                                                                       |
| 104                       | BCS1                              | 0    | <b>BUFFER RAM CHIP SELECT 1:</b> Active low signal which is the chip select for the most significant byte of the buffer memory.                                               |
| 105                       | BCS0                              | 0    | <b>BUFFER RAM CHIP SELECT 0:</b> Active low signal which is the chip select for the least significant byte of the buffer memory.                                              |
| 106                       | BWE                               | 0    | <b>BUFFER WRITE ENABLE:</b> Active low signal which is the write<br>enable to the buffer memory, and is generated during memory write<br>cycles.                              |
| 107                       | BOE                               | 0    | <b>BUFFER OUTPUT ENABLE:</b> Active low signal which is the output enable to the buffer memory, and is generated during memory read cycles.                                   |

•



| <b>Power and Transceiver Interface</b> | Pins |
|----------------------------------------|------|
|----------------------------------------|------|

| PIN NO.                                                | SYMBOL   | TYPE | DESCRIPTION                                                                                                    |  |  |
|--------------------------------------------------------|----------|------|----------------------------------------------------------------------------------------------------------------|--|--|
| 1,19,31,<br>32,52,53,<br>62,81,<br>116,121             | vcc      | I    | <b>POWER SUPPLY:</b> +5 Volts for analog and digital circuits.                                                 |  |  |
| 16,20,29,30,<br>37,56,<br>61,65,80,99,<br>120,140, 160 | GND      | 1    | GROUND: digital and analog ground.                                                                             |  |  |
| 45,46                                                  | DOP      | 0    | AUI TRANSMIT PAIR: A differential output driver pair for the AUI                                               |  |  |
| 48,49                                                  | DON      | 0    | transceiver DO circuits. The output is manchester encoded.                                                     |  |  |
| 42                                                     | DIP      | I    | AUI RECEIVE PAIR: A differential input driver pair for the AUI                                                 |  |  |
| 43                                                     | DIN      | I    | transceiver DI circuits. The input is manchester encoded.                                                      |  |  |
| 54                                                     | CIP      | I    | AUI COLLISION PAIR: A differential input driver pair for the AUI                                               |  |  |
| 55                                                     | CIN      | 1    | ity error (SQE).                                                                                               |  |  |
| 28                                                     | ΤΡΟΡΑ    | 0    | TWISTED-PAIR OUTPUT: A differential driver pair output to the                                                  |  |  |
| 34                                                     | TPONA    | 0    | ter is required.                                                                                               |  |  |
| 25                                                     | ТРОРВ    | 0    | TWISTED-PAIR OUTPUT: A differential driver pair output to the                                                  |  |  |
| 36                                                     | TPONB    | ο    | ter is required.                                                                                               |  |  |
| 38                                                     | TPIP     | 1    | TWISTED-PAIR INPUT: A differential input pair from the twisted-                                                |  |  |
| 39                                                     | TPIN     | I    | Pail vario.                                                                                                    |  |  |
| 60                                                     | LEDC     | 0    | <b>COLLISION LED:</b> Open-drain driver for the collision indicator.<br>Output is pulled low during collision. |  |  |
| 59                                                     | LEDL     | 0    | <b>LINK LED:</b> Open-drain driver for link integrity indicator. Output is pulled low during link test pass.   |  |  |
| 58                                                     | LEDT     | 0    | <b>TRANSMIT LED:</b> Open-drain driver for transmit indicator. Output is pulled low during transmit.           |  |  |
| 57                                                     | LEDR     | 0    | <b>RECEIVE LED:</b> Open-drain driver for the receive indicator. Output is pulled low during receive.          |  |  |
| 21                                                     | RBIAS    | 1    | BIAS RESISTOR: Used to control the bias of the operating circuit.                                              |  |  |
| 17                                                     | СІКО     | 0    | CRYSTAL OSCILLATOR: A 20-MHz crystal must be connected                                                         |  |  |
| 18                                                     | СЦКІ     | 1    | between these pins. See Figure 4.                                                                              |  |  |
| 22, 44                                                 | RESERVED | -    | Not used.                                                                                                      |  |  |

FUĴITSU

## SYSTEM CONFIGURATION



Figure 3. System Configuration, Simplified Block Diagram

As shown in Figure 3, EtherCoupler allows a highly integrated system configuration. EtherCoupler's architecture and high level of integration facilitate packet management and storage, and eliminate the need for a local microprocessor.

EtherCoupler connects with the host system bus to provide command and status interfaces as well as packet data access. The host processor can directly access command and status registers when mapped into the host I/O or memory space. Data packets to be transmitted to the media initially transfer from host memory through an EtherCoupler port into a dedicated buffer memory where they are temporarily stored until transmitted. Buffer memory initially stores received data packets that are later transferred to the host memory.

Refer to the section on Control and Status Registers for identification of control and status bits of the data link control registers, DLCR0 through DLCR7, and buffer memory port register pair, BMPR8 and BMPR9.

### CONNECTION TO LAN MEDIA

Connection to the LAN media can be accomplished by on-board connection to a shielded or unshielded twisted pair, through the on-chip 10BASE-T transceiver.



## CRYSTAL OSCILLATOR

The clock rate of 10 Mbits/s specified by the international LAN standard, ISO/ANSI/IEEE 8802-3, derives from an on-chip oscillator that is controlled by a crystal connected across pins 17 and 18 (CLKO and CLKI).



Figure 4. Crystal Oscillator Connection

Capacitance specified by the crystal manufacturer must be connected across pins 17 and 18 to ground, as shown in Figure 4, to stabilize the effects of stray capacitance that may vary crystal frequency.

The 20-MHz clock also serves as an internal phase-locked loop (PLL) reference for decoder clock recovery. Internal clocks shut down when the <u>PWRDN</u> bit, DLCR7<5>, is asserted for power down mode.

.

4



## ELECTRICAL CHARACTERISTICS

## OPERATIONAL SPECIFICATIONS

### **Absolute Maximum Ratings**

| SYMBOL                                                                                                                                                                                                                                                                                             | PARAMETER DESCRIPTION                        | MINIMUM |                       | UNITS |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|-----------------------|-------|--|--|--|
| V <sub>cc</sub>                                                                                                                                                                                                                                                                                    | Supply voltage                               | - 0.5   | 6.0                   | V     |  |  |  |
| V <sub>IN</sub>                                                                                                                                                                                                                                                                                    | Input voltage                                | - 0.5   | V <sub>CC</sub> + 0.5 | V     |  |  |  |
| V <sub>OUT</sub>                                                                                                                                                                                                                                                                                   | Output voltage                               | - 0.5   | V <sub>CC</sub> + 0.5 | V     |  |  |  |
| IODF                                                                                                                                                                                                                                                                                               | Differential output current on DOP pins      |         | -40                   | ma    |  |  |  |
| V <sub>IDC</sub>                                                                                                                                                                                                                                                                                   | Input DC voltage on DIP and CIP              | - 0.5   | 16                    | v     |  |  |  |
| V <sub>ODC1</sub>                                                                                                                                                                                                                                                                                  | Output DC voltage on DOP without transformer | - 0.5   | 14                    | v     |  |  |  |
| V <sub>ODC2</sub>                                                                                                                                                                                                                                                                                  | Output DC voltage on DOP with transformer    | - 0.5   | 16                    | v     |  |  |  |
| T <sub>BIAS</sub>                                                                                                                                                                                                                                                                                  | Temperature under bias                       | -25     | +85                   | °C    |  |  |  |
| T <sub>STG</sub>                                                                                                                                                                                                                                                                                   | Storage temperature                          | - 40    | +125                  | °C    |  |  |  |
| PWR                                                                                                                                                                                                                                                                                                | Power dissipation                            |         | 425                   | mw    |  |  |  |
| Permanent device damage may occur if absolute maximum ratings are exceeded. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. No more than one output may be shorted to ground of V <sub>CC</sub> at a time for a maximum duration of one second. |                                              |         |                       |       |  |  |  |

## **Recommended Operating Conditions**

| SYMBOL           | PARAMETER DESCRIPTION                                                             | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|------------------|-----------------------------------------------------------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Supply Voltage                                                                    | 4.75    |         | 5.25    | v     |
| VIH              | Logic input high voltage                                                          | 2.2     |         |         | V     |
| VIL              | Logic input low voltage                                                           |         |         | 0.8     | v     |
| RL               | Driver load resistors (across DOP and DON)                                        | 77      | 78      | 79      | Ω     |
| RT               | Termination resistors (two in series across DIP and CIP)                          | 38.6    | 39      | 39.4    | Ω     |
| CT               | Termination bypass capacitors (between junction of termination resistors, ground) |         | 0.1     |         | μF    |
| C <sub>OSC</sub> | Oscillator load capacitors                                                        | 12      | 20      | 38      | рF    |
| fxtal            | Crystal oscillator frequency                                                      | 19.999  | 20      | 20.001  | MHz   |
| TA               | Operating temperature                                                             | 0       |         | 70      | °C    |



## ORDERING INFORMATION



160-pin Plastic Flat Package





## TRADEMARKS

EtherCoupler is a trademark of Fujitsu Microelectronics, Inc.

All rights reserved. This publication contains information considered proprietary by Fujitsu Limited and Fujitsu Microelectronics, Inc. No part of this document may be copied or reproduced in any form or by any means or transferred to any third party without the prior written consent of Fujitsu Microelectronics, Inc.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Consequently, complete information sufficient for design purposes is not necessarily given.

Fujitsu Limited and its subsidiaries reserve the right to change products or specifications without notice. Fujitsu advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current.

The information contained in this document does not convey any license under copyrights, patent rights or trademarks claimed and owned by Fujitsu Limited or its subsidiaries. Fujitsu assumes no liability for Fujitsu applications assistance, customer's product design, or infringement of patents arising from use of semiconductor devices in such systems' designs. Nor does Fujitsu warrant or represent that any patent right, copyright, or other intellectual property right of Fujitsu covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used.

Fujitsu Microelectronics, Inc. products are not authorized for use in life support devices or systems. Life support devices or systems are devices or systems which are:

- 1. Intended for surgical implant into the human body.
- 2. Designed to support or sustain life, and when properly used according to label instructions, can reasonably be expected to cause significant injury to the user in the event of failure.

The information contained in this document has been carefully checked and is believed to be entirely accurate. However, Fujitsu Limited and Fujitsu Microelectronics, Inc. assume no responsibility for inaccuracies.

This document is a published by the marketing department of Fujitsu Microelectronics, Inc., 3545 North First Street, San Jose, California, U.S.A. 95134-1804.

Copyright © 1992, Fujitsu Microelectronics, Inc.



### FUJITSU MICROELECTRONICS INC. SALES OFFICES

### UNITED STATES

### CALIFORNIA

10600 N. DeAnza Blvd., #225 Cupertino, CA 95014 (408) 996-1600

Century Center 2603 Main Street, #510 Irvine, CA 92714 (714) 724-8777

### COLORADO

5445 DTC Parkway, #300 Englewood, CO 80111 (303) 740-8880

### GEORGIA

3500 Parkway Lane, #210 Norcross, GA 30092 (404) 449-8539

### ILLINOIS

One Pierce Place, #1130 West Itasca, IL 60143-2681 (708) 250-8580

#### MASSACHUSETTS

1000 Winter Street, #2500 Waltham, MA 02154 (617) 487-0029

### MINNESOTA

3460 Washington Drive, #209 Eagan, MN 55122-1303 (612) 454-0323

### **NEW YORK**

898 Veterans Memorial Hwy. Building 2, Suite 310 Hauppauge, NY 11788 (516) 582-8700

### OREGON

15220 N.W. Greenbrier Pkwy., #360 Beaverton, OR 97006 (503) 690-1909

### TEXAS

14785 Preston Rd., #274 Dallas, TX 75240 (214) 233-9394

## ASIA

### HONG KONG

Fujitsu Microelectronics Pacific Asia Ltd. 616-617. Tower B. New Mandarin

Plaza,

14 Science Museum Rd., Tsimshatsui East, Kowloon, Hong Kong Tel: 723-0393 • Fax: 721-6555

#### JAPAN

Fujitsu Limited Semiconductor Marketing Furukawa Sogo Building 6-1 Marunouchi, 2-chome Chiyoda-ku, Tokyo 100, Japan Tel: 03-3216-3211 • Fax: 03-3216-9771

### SINGAPORE

Fujitsu Microelectronics PTE Ltd. 51 Bras Basah Rd. Plaza by the Park #06-04/07 Singapore 0718 Tel: 336-1600 • Fax: 336-1609

### TAIWAN

Fujitsu Microelectronics Pacific Asia Ltd. 1906, No. 333 Keelung Rd., Sec. 1, Taipei, 10548, Taiwan, R.O.C. Tel: 02-7576548 • Fax: 02-7576571

## EUROPE

### FRANCE

Fujitsu Mikroelektronik GmbH Immeuble le Trident 3-5 voie Felix Eboue 94024 Creteil Cedex, France Tel: 01-45131212 • Fax: 01-45131213

### GERMANY

Fujitsu Mikroelektronik GmbH Am Siebenstein 6-10 6072 Dreieich-Buchschlag, Germany Tel: 06103-6900 • Fax: 06103-690122

Fujitsu Mikroelektronik GmbH Carl-Zeiss-Ring 11 8045 Ismaning, Germany Tel: 089-9609440 • Fax: 089-96094422

Fujitsu Mikroelektronik GmbH Am Joachimsberg 10-12 7033 Herrenberg, Germany Tel: 07032-4085 • Fax: 07032-4088

### ITALY

Fujitsu Microelectronics Italia, S.R.L. Centro Direzionale Milanofiori Strada 4-Palazzo A4 20094 Assago (Milano), Italy Tel: 02-8246170/176 • Fax: 02-8246189

#### NETHERLANDS

Fujitsu Mikroelektronik GmbH Europalaan 26A 5623 LJ Eindhoven, The Netherlands Tel: 040-447440 • Fax: 040-444158

### SWEDEN

Fujitsu Microelectronics Ltd. Torggatan 8 17154 Solna, Sweden Tel: 08-7646365 • Fax: 08-280345

#### UNITED KINGDOM

Fujitsu Microelectronics Ltd. Hargrave House Belmont Road Maidenhead Berkshire SL6 6NE, United Kingdom Tel: 0628-76100 • Fax: 0628-781484